

## Plagiarism Checker X Originality Report

**Similarity Found: 18%** 

Date: Saturday, May 02, 2020 Statistics: 3851 words Plagiarized / 21268 Total words

Remarks: Low Plagiarism Detected - Your Document needs Optional Improvement.

-----

Generic IP independent BIOS Signing and Parsing Submitted by Gahan Saraiya 18MCEC10 Department of Computer Science & Engineering, Institute of Technology, Nirma University, Ahmedabad, Gujarat - 382481, India. May, 2020 Generic IP independent BIOS Signing and Parsing Major Project Submitted in partial ful?Ilment of the requirements for the degree of Master of Technologyin Computer Science & Engineering with specialization in Computer Science & Engineering Submitted by Gahan Saraiya 18MCEC10 Department of Computer Science & Engineering, Institute of Technology, Nirma University, Ahmedabad, Gujarat - 382481, India.

Declaration I hereby declare that the dissertation Generic IP independent BIOS Signing and Parsing submitted by me to the Institute of Technology, Nirma University, Ahmedabad, 382481 in partial ful?llment of the requirements for the award of Master of Technology in Computer Science & Engineeringwith specialization in Computer Science & Engineering is a bona-?de record of the work carried out by me under the supervision of Prof. Dvijesh Bhatt.

I further declare that the work reported in this dissertation, has not been submitted and will not be submitted, either in part or in full, for the award of any other degree or diploma of this institute or of any other institute or University. Sign: Name & Roll. No.: Date: Computer Science & Engineering Certi?cate This is to certify that the dissertation entitled Generic IP independent BIOS Signing and Parsing submitted by Gahan Saraiy a (Roll No.

18MCEC10) to Nirma UniversityAhmedabad, in partial ful?Ilment of the requirement for the award of the degree of Master of Technology in Computer Science & Engineering with specialization in Computer Science & Engineering is a bona-?de work carried out

under my supervision. The dissertation ful? Ils the require- ments as per the regulations of this University and in my opinion meets the nec- essary standards for submission.

The contents of this dissertation have not been submitted and will not be submitted either in part or in full, for the award of any other degree or diploma and the same is certi?ed. Prof. Dvijesh Bhatt Dr. Priyanka Sharma Guide & Assistant Professor, Professor, CSE Department, Coordinator M.Tech - CSE (CSE) Institute of Technology, Nirma University, Ahmedabad. Nirma University, Ahmedabad Dr. Madhuri Bhavsar Dr.

Alka Mahajan Professor and Head, Director, CSE Department, Institute of Technology, Institute of Technology, Nirma University, Ahmedabad Nirma University, Ahmedabad. Abstract Intel System on a Chip (SoC) features a new set of Intel Intellectual Property (IP) for every generation. BIOS involves development of major individual components such as Processor, Graphics/Memory Controller, Input/Output Controller hub, Sys- tem Monitor/Management Bus, Direct Media Interface, SATA/IDE/USB, Peripheral Component Interconnect (PCI), Voltage Regulator and Advanced Con?guration and Power Interface (ACPI) for every Intel System on a Chip (SoC). Section 1. describes all the basic information required on the Intel SoC. Section 2.

involves the design of the Basic Boot Flow of the BIOS followed by Section 3. and Section 4. explains the architecture and protocols which are the concept used to build the proposed framework which is described under Section 5. to aid the development and debugging iteration for various stakeholders including but not limited to Developers, Validation Engineers, Automation team.

The framework is designed and implemented to aid the development process by eliminating longer duration of common debugging steps and providing a sophisticated way to build and test the various scenarios includes but not limited to Setup Options, Firmware Flashing, UEFI Variable Creation. Acknowledgements It gives me immense pleasure in expressing thanks and profound gratitude to Prof.

Dvijesh Bhatt, Assistant Professor, Computer Engineering Department, Institute of Technology, Nirma University, Ahmedabad for his valuable guidance and continual encouragement throughout this work. The appreciation and continual support he has imparted has been a great motivation to me in reaching a higher goal. His guidance has triggered and nourished my intellectual maturity that I will bene?t from, for a long time to come. It gives me an immense pleasure to thank Dr.

Madhuri Bhavsar, Honorable Head of Computer Science And Engineering Department,

Institute of Technology, Nirma University, Ahmedabad for her kind support and providing basic infrastructure and healthy research environment. A special thank you is expressed whole heartedly to Dr. Alka Mahajan, Honorable Director, Institute of Technology, Nirma University, Ahmedabad for the unmention- able motivation she has extended throughout course of this work.

| I would also thank the Institution, all faculty members of Computer Engineering  Department, Nirma University, Ahmedabad for their special attention and suggestions towards the project work. Gahan Saraiya 18MCEC10 v Contents Declaration ii Certi?cate iii Abstract iv Acknowledgements v List of Figures ix 1. Introduction |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Legacy BIOS and UEFI                                                                                                                                                                                                                                                                                                             |  |  |
| UEFI's Role in boot process                                                                                                                                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                                                                                                                                                                                                                                                                                                                  |  |  |
| 17 2.1.1 UEFI Driver Goals18 2.2 UEFI/PI Firmware Images                                                                                                                                                                                                                                                                         |  |  |
| PEI Foundation                                                                                                                                                                                                                                                                                                                   |  |  |

| 26 2.7 Drive Execution Environment (DXE)                         | 26 2.8 Boot Device            |
|------------------------------------------------------------------|-------------------------------|
| Selection (BDS) 26 2.9 Transient Sys                             |                               |
| (RT) 27 2.10 After Life (AL)                                     |                               |
| Build Process                                                    |                               |
| 28 2.12 Cross Compatibility of CPUs                              | 28 3. Architecture of BIOS    |
| Firmware                                                         |                               |
|                                                                  |                               |
| Overview                                                         | n of Firmware Storage         |
| 31 Firmware Device                                               | 31 Flash <u></u>              |
|                                                                  |                               |
| File System (FFS)                                                |                               |
|                                                                  |                               |
| Firmware File Types                                              |                               |
| 34 3.6 Firmware File Section Types                               |                               |
| Firmware File System Format                                      |                               |
| 39 3.7.2 Firmware File System Format                             | 39 Firmware File System       |
| GUID                                                             |                               |
| 20 Valores Tan Ella                                              | 40.2.0 Figure 7. File Ferment |
|                                                                  |                               |
| (FFS)                                                            |                               |
| 40 3.10 File System Initialization                               |                               |
| Files                                                            |                               |
|                                                                  | i Mariagement Mode (Sivilvi)  |
|                                                                  |                               |
| Overview                                                         | stem Management System        |
| Table (SMST) 50 4.3 SMM and Available Service                    | <u> </u>                      |
| 4.3.1 SMM Services                                               |                               |
| 51 4.4 SMM Drivers                                               | -                             |
|                                                                  |                               |
| Loading Drivers into SMM 52 4.4.2 IA-32                          | SMM Drivers                   |
| 52 4.4.3 Itanium® Processor Family SMM Drivers                   | 53 4.5 SMM Protocols          |
| 53 4.5.1 SMM Protocols for I                                     | A-32 53                       |
| 4.5.2 SMM Protocols for Itanium $^{\circledR}$ -Based Systems 54 | l 4.6                         |
|                                                                  |                               |
| SMM Infrastructure Code and Dispatcher                           |                               |
| 54 4.8 Relation of System Managem                                |                               |
| mem- ory                                                         |                               |
| 55 4.10 Access to Platform Resources .                           |                               |

| Proposed Work                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------|
| Requirements                                                                                                                    |
|                                                                                                                                 |
| Module: Setup Knob modi?cation                                                                                                  |
|                                                                                                                                 |
|                                                                                                                                 |
| 8 4 Interaction between the Architectural Components                                                                            |
| 24 10 General EFI Section Format for large size Sections(greater then 16 MB) 28 11 General EFI Section Format (less then 16 MB) |
| 38 16 The Firmware Volume Format                                                                                                |
| Framework Architecture                                                                                                          |

| 50 22 Protocols Published for IA-32 Systems.                                                                                                                                   | 53 23 Protocols                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Published for Itanium®-Based Systems                                                                                                                                           | 54 24 SMRAM relationship to main                                |
| memory                                                                                                                                                                         | nobs Modi?cation                                                |
| 60 26 Menu to Select initial con?guration for v                                                                                                                                | work 61 27                                                      |
| Available work mode for the system: Online and Of?i                                                                                                                            | ne                                                              |
| 61 28 Overview of BIOS image as a File System  Parser                                                                                                                          | ow of Nvar Web GUI                                              |
| 68 34 Options listed under Variable<br>the Existing Option Created under Variable SUT<br>under Variable - Oneof Type 70 37 Creat<br>String Type 70 38 Create New Option(s)<br> | 69 36 Create New Option(s)<br>te New Option(s) under Variable - |
| 71 39 Create Reserved Space for future use under Va<br>XML SUT                                                                                                                 | nerate XML SUT                                                  |

covers the introduction and overview of BIOS, UEFI and it's role and major components - Advanced Con?guration and Power Interface (ACPI), Peripheral Component Interconnect Express (PCIe) and Graphics Controller. Section 2. describes the design of UEFI and the boot phases in detail. The study of the BIOS binary structure and mapping of each components byte and alignment is described in Section 3..

Proposed work to reducing the pro- cess of build iteration described in Section 5.. 1.1 Uncore Intellectual Properties The Uncore encompasses system agent (SA), memory and Uncore agents such as graphics controller, display controller, memory controller and Input Output (IO).

The Uncore IPs are Peripheral Component Interface Express (PCIe), Graphics Pro- cessing Engine (GPE), Thunderbolt, Imaging Processing Agent (IPU), North Peak (NPK), Virtualization Technology for directed-IO (Vt-d), Volume Management De- vice (VMD). PCI Express abbreviated as PCI or PCIe, is designed to replace the older PCI stan- dards.

A data communication system is developed for use the transfer data be- tween the host

and the peripheral devices via PCIe. Thunderbolt is the brand name of a hardware interface developed by Intel that allows the connection of external peripherals to a computer. Thunderbolt combines PCI Express (PCIe) and Dis- playPort (DP) into two serial signals, and additionally provides DC power, all in one cable.

Graphics Processing Engine (GPE), Integrated graphics, shared graph- ics solutions, integrated graphics processors (IGP) or uni?ed memory architecture (UMA) utilize a portion of a computer's system RAM rather than dedicated graphics memory. GPEs can be integrated onto the motherboard as part of the chipset. Vir- tual Technology for Directed-IO (Vt-d) is an input/output memory management unit (IOMMU) allows guest virtual machines to directly use peripheral devices, such as Ethernet, accelerated graphics cards, and hard-drive controllers, through DMA and interrupt remapping. 1.2

Legacy BIOS and UEFI BIOS is the dominant standard which de?nes a ?rmware interface. "Legacy" (as in Legacy BIOS), in the context of ?rmware speci?cations, refer to an older, widely used speci?cation. Major responsibility of BIOS is to set up the hardware, load and start an OS.

When the system boots, the BIOS initializes and identi?es system devices including video display card, mouse, hard disk drive, key- board, solid state drive and other hardware followed by locating software held on a 2 boot device i.e. a hard disk or removable storage such as CD/DVD or USB and loads and executes that software, giving it control of the computer.

This process is also referred to as "booting" or "boot strapping". 1.2.1 Background of Legacy BIOS In 1980s, IBM developed the personal computer with a 16-bit BIOS with the aim of ending the BIOS after the ?rst 250,000 products. Legacy BIOS is based upon Intel's original 16-bit architecture, ordinarily referred to as "8086" architecture.

And as technology advanced, Intel extended that 8086 architecture from 16 to 32-bit. Legacy BIOS is able to run different OS, such as MS-DOS, equally well on systems other than IBM. Additionally, Legacy BIOS has a de?ned OS-independent interface for hardware that enables interrupts to communicate with video, disk and keyboard services along with the BIOS ROM loader and bootstrap loader, to name a few. Use of legacy BIOS is diminishing and is expected to be phased out in new systems by the year 2020.

1.2.2 Limitations of legacy BIOS Over the years, many new con?guration and power management technologies were integrated into BIOS implementations as well as support for many generations of Intel® architecture hardware.

However certain limitations of BIOS implementa- tions such as 16-bit addressing mode, 1 MB addressable space, PC AT hardware dependencies and upper memory block (UMB) dependencies persisted throughout the years. The industry also began to have need for methods to ensure quality of individual ?rmware modules as well as the ability to quickly integrate libraries of third-party ?rmware modules into a single platform solution across multiple prod- uct lines.

These inherent limitations and existing market demands opened the opportunity for a fresh BIOS architecture to be developed and introduced to the market. The UEFI speci?cations and resulting implementations have begun to effectively address these persisting market needs. One of the critical maintenance challenges for BIOS is that each implementation has tended to be highly customized for the speci?c motherboard on which it is deployed. Moving component modules across designs typically requires signi?cant porting, integration, testing and debug work.

This is one of the markets challenges the UEFI architecture promises to address. 1.3 Uni?ed Extensible Firmware Interface (UEFI) UEFI was developed as a replacement for legacy BIOS to streamline the boot- ing process, and act as the interface between a operating system and its platform 3 ?rmware.

It not only replaces most BIOS functions, but also offers a rich extensible pre-OS environment with advanced boot and runtime services. Uni?ed Extensible Firmware Interface (UEFI) is grounded in Intel's initial Extensible Firmware Inter- face (EFI) speci?cation 1.10, which de?nes a software interface between an operating system and platform ?rmware.

The UEFI architecture allows users to execute applications on a command line interface. It has intrinsic networking capabilities and is designed to work with multi-processors (MP) systems. FIGURE 1: Board of Directors of UEFI Forum The UEFI Forum board of directors consists of representatives from 11 industry leaders as described in Figure 1.

These involved organizations work to ensure that the UEFI speci?cations meet industry needs. UEFI uses a different interface for boot services and runtime services but UEFI does not specify how "Power On Self Test" (POST) and Setup are implemented - those are BIOS' primary functions. 1.3.1 UEFI Driver Model Extension Access to boot devices is provided through a set of protocol interfaces.

One purpose of the UEFI Driver Model is to provide a replacement for PC-AT-style option ROMs. It is important to point out that drivers written to the UEFI Driver Model are de-signed to access boot devices in the pre-boot environment. They are not

designed to replace the high-performance, OS-speci?c drivers.

4 The UEFI Driver Model is designed to support the execution of modular pieces of code, also known as drivers, that run in the pre-boot environment. These drivers may manage or control hardware buses and devices on the platform, or they may provide some software-derived, platform speci?c service. The UEFI Driver Model also contains information required by UEFI driver writers to design and implement any combination of bus drivers and device drivers that a platform might need to boot a UEFI-compliant OS. The UEFI Driver Model is designed to be generic and can be adapted to any type of bus or device.

The UEFI Speci?cation describes how to write PCI bus drivers, PCI device drivers, USB bus drivers, USB device drivers, and SCSI drivers. Additional details are provided that allow UEFI drivers to be stored in PCI option ROMs, while maintaining compatibility with legacy option ROM images. One of the design goals in the UEFI Speci?cation is keeping the driver images as small as possible.

However, if a driver is required to support multiple processor architectures, a driver object? le would also be required to be shipped for each sup- ported processor architecture. To address this space issue, this speci?cation also de?nes the EFI Byte Code Virtual Machine. A UEFI driver can be compiled into a single EFI Byte Code object? le. UEFI Speci?cationcomplaint?rmware must con- tain an EFI Byte Code interpreter.

This allows a single EFI Byte Code object ?le that supports multiple processor architectures to be shipped. Another space saving technique is the use of compression. This speci?cation de?nes compression and de-compression algorithms that may be used to reduce the size of UEFI Drivers, and thus reduce the overhead when UEFI Drivers are stored in ROM devices.

The information contained in the UEFI Speci?cation can be used by OSVs, IHVs, OEMs, and ?rmware vendors to design and implement ?rmware conforming to this speci?cation, drivers that produce standard protocol interfaces, and operating sys- tem loaders that can be used to boot UEFI compliant operating systems. 1.3.2 UEFI's Role in boot process During the boot process, UEFI speaks to the operating system loader and acts as the interface between the operating system and the BIOS.

The PC-AT boot environment presents signi?cant challenges to innovation within the industry. Each new platform capability or hardware innovation requires ?rmware developers to craft increasingly complex solutions, and often requires OS developers to make changes to their boot code before customers can bene?t from the innova- tion.

This can be a time-consuming process requiring a signi?cant investment of resources.

The primary goal of the UEFI speci?cation is to de?ne an alternative boot environment that can alleviate some of these considerations. In this goal, the speci?cation is like other existing boot speci?cations. 5 TABLE 1: Legacy BIOS v/s UEFI Legacy BIOS EFI Language Assembly C (99%) Resource Interrupt Hardcode Mem- ory Access hardcore I/O Ac- cess Diver, Protocols Processor x86 16-bit CPU Protects Mode (Flat Mode) Expand Hook Interrupt Load Driver OS Bridge ACPI Run Time Driver Software 3 r d Party ISV & IHV Bas for Support Easy for Support and for Multi Platforms 1.4 Comparing of Legacy BIOS and UEFI 1.5

Advanced Con?guration and Power Interface (ACPI) The ACPI Component Architecture (ACPICA) de?nes and implements a group of software components that together create an implementation of the ACPI speci?ca-tion. A major goal of the architecture is to isolate all operating system dependencies to a relatively small translation or conversion layer (the OS Services Layer) so that the bulk of the ACPICA code is independent of any individual operating system.

Therefore, hosting the ACPICA code on new operating systems requires no source changes within the ACPICA code itself. The components of the architecture include: • An OS-independent, kernel-resident ACPICA Subsystem component that pro- vides the fundamental ACPI services such as the AML interpreter and names- pace management.

• An OS-dependent OS Services Layer for each host operating system to provide OS support for the OS-independent ACPICA Subsystem. • An ASL compiler-disassembler for translating ASL code to AML byte code and for disassembling existing binary ACPI tables back to ASL source code. 6 • Several ACPI utilities for executing the interpreter in ring 3 user space, ex- tracting binary ACPI tables from the output of the ACPI Dump utility, and translating the ACPICA source code to Linux/Unix format.

In Figure 2, the ACPICA subsystem is shown in relation to the host operating system, device driver, OSPM software, and the ACPI hardware FIGURE 2: The ACPI Component Architecture 1.5.1 Overview of ACPICA Subsystem The ACPICA Subsystem implements the low level or fundamental aspects of the ACPI speci?cation. Included are an AML parser/interpreter, ACPI namespace management, ACPI table and device support, and event handling.

Since the ACPICA subsystem provides low-level system services, it also requires low-level operating system services such as memory management, synchronization, scheduling, and I/O. To allow the ACPICA Subsystem to easily interface to any operating

system that provides such services, an Operating System Services Layer translates

ACPICA- to-OS requests into the system calls provided by the host operating system.

The OS Services Layer is the only component of the ACPICA that contains code that is speci?c to a host operating system. Thus, the ACPICA Subsystem consists of two major software components: 7 • The basic kernel-resident ACPICA Subsystem provides the fundamental ACPI services that are independent of any particular operating system.

• The OS Services Layer (OSL) provides the conversion layer that interfaces the OS independent ACPICA Subsystem to a host operating system. When combined into a single static or loadable software module such as a device driver or kernel subsystem, these two major components form the ACPICA Sub- system. Throughout this document, the term "ACPICA Subsystem" refers to the combination of the OS-independent ACPICA Subsystem with an OS Services Layer components combined into a single module, driver, or load unit. 1.5.2

OS-independent ACPICA Subsystem The OS-independent ACPICA Subsystem supplies the major building blocks or sub-components that are required for all ACPI implementations — including an AML in-terpreter, a namespace manager, ACPI event and resource management, and ACPI hardware support. One of the goals of the ACPICA Subsystem is to provide an abstraction level high enough such that the host operating system does not need to understand or know about the very low-level ACPI details. For example, all AML code is hidden from the host.

Also, the details of the ACPI hardware are abstracted to higher-level software interfaces. The ACPICA Subsystem implementation makes no assumptions about the host operating system or environment. The only way it can request operating system services is via interfaces provided by the OS Services Layer.

The primary user of the services provided by the ACPICA Subsystem are the host OS device drivers and power/thermal management software. 1.5.3 Operating System Services Layer The OS Services Layer (or OSL) operates as a translation service for requests from the OS independent ACPICA subsystem back to the host OS. The OSL implements a generic set of OS service interfaces by using the primitives available from the host OS. Because of its nature.

The OS Services Layer must be implemented anew for each supported host operating system. There is a single OS-independent ACPICA Subsystem, but there must be an OS Services Layer for each operating system supported by the ACPI component architecture. 8 The primary function of the OSL in the ACPI Component Architecture is

to be the small glue layer that binds the much larger ACPICA Subsystem to the host operat- ing system.

Because of the nature of ACPI itself — such as the requirement for an AML interpreter and management of a large namespace data structure — most of the implementation of the ACPI speci?cation is independent of any operating sys- tem services. Therefore, the OS-independent ACPICA Subsystem is the larger of the two components. The overall ACPI Component Architecture in relation to the host operating system is Figure FIGURE 3: ACPICA Subsystem Architecture 1.5.4

ACPICA Subsystem Interaction The ACPICA Subsystem implements a set of external interfaces that can be directly called from the host OS. These Acpi\* interfaces provide the actual ACPI services for the host. When operating system services are required during the servicing of an ACPI request, the Subsystem makes requests to the host OS indirectly via the ?xed AcpiOs\* interfaces. The diagram below illustrates the relationships and interaction between the various architectural elements by showing the ?ow of control between them.

Note that the OS-independent ACPICA Subsystem never calls the host di- rectly instead it makes calls to the AcpiOs \* interfaces in the OSL. This provides the ACPICA code with OS-independence. The Interaction between the Architectural Components is shown in Figure 4 9 FIGURE 4: Interaction between the Architectural Components 1.6

Peripheral Component Interconnect Express (PCIe) The PCI architecture has proven to be successful beyond even the most optimistic expectations. Today nearly every new computer platform comes out?tted with mul- tiple PCI slots. In addition to the unprecedented number of PCI slots being shipped, there are also hundreds of PCI adapter cards that are available to satisfy virtually every conceivable application. This enormous momentum is dif?cult to ignore.

Today there is also a need for a new, higher-performance I/O interface to support emerging, ultrahigh-bandwidth technologies such as 10 Gigabit Ethernet, 10 Giga- bit FibreChannel, 4X and 12X In?niBand, and others. A standard that can meet these performance objectives, while maintaining backward compatibility to previous generations of PCI would undoubtedly provide the ideal solution. To meet these objectives, the PCI-X 2.0 standard has been developed. PCI-X 2.0

has the performance to feed the most bandwidth-hungry applications while at the same time maintaining complete hardware and software backward compatibility to previous generations of PCI and PCI-X. The PCI-X 2.0 standard introduces two new speed grades:

PCI-X 266 and PCI-X 533. These speed grades offer bandwidths that are two times and four times that of PCI-X 133 – ultimately providing bandwidths that are more than 32 times faster than the original version of PCI that was intro-duced eight years ago.

It achieves the additional performance via time-proven DDR (Double Data Rate) and QDR (Quad Data Rate) techniques that transmit data at either 2-times or 4-times the base clock frequency. Because PCI-X 2.0 preserves so many elements from previous generations of PCI it is the bene?ciary of a tremen- dous amount of prior development work.

The operating systems, connector, de- vice drivers, form factor, protocols, BIOS, electrical signaling, BFM (bus functional model), and other original PCI elements, are all heavily leveraged in the PCI-X 2.0 speci?cation. 10 In fact, many of these elements remain identical in PCI-X 2.0. These similarities make implementation easy because these elements have already been designed and engineers are already familiar with them.

As a result, the time-to-market is short, and risk is dramatically reduced. The market migration to PCI-X 2.0 will also be easy because there are so many previous-generation PCI adapter cards already on the market. There are already hundreds of PCI adapter cards that are available today that can be utilized by every PCI-X 266 and PCI-X 533 slot.

In addition, new PCI-X 266 and PCI-X 533 adapter cards have ready homes in any of the millions of PCI and PCI-X slots in existing systems. Because of these factors, PCI-X 2.0 provides the ideal next-generation, local I/O solution for high-bandwidth applications. It offers the performance needed for today's and tomorrow's applications in an easy-to-adopt, backward-compatible standard. 1.6.1

Functional Description PCI BIOS functions provide a software interface to the hardware used to implement a PCI based system. Its primary usage is for generating operations in PCI speci?c address spaces (con?guration space and Special Cycles). PCI BIOS functions are speci?ed to operate in the following modes of the X86 architecture.

The modes are: real-mode, 16:16 protected mode (also known as 286 protected mode), 16:32 protected mode (introduced with the 386), and 0:32 protected mode (also known as "?at" mode, wherein all segments start at linear address 0 and span the entire 4-GB address space). Access to the PCI BIOS functions for 16-bit callers is provided through Interrupt 1Ah. 32-bit (i.e.,

protected mode) access is provided by calling through a 32-bit protected mode entry

point. The PCI BIOS function code is B1h. Speci?c BIOS functions are invoked using a sub-function code. A user simply sets the host pro-cessors registers for the function and sub-function desired and calls the PCI BIOS software.

Status is returned using the CARRY FLAG ([CF]) and registers speci?c to the function invoked. 1.6.2 UEFI PCI Services UEFI stands for Uni?ed Extensible Firmware Interface. The UEFI Speci?cation, Version 2.3 or later describes an interface between the operating system and the platform ?rmware.

The interface is in the form of data tables that contain platform- related information and boot and run-time services calls that are available to the operating system and its loader. Together, these provide a standard environment for booting an operating system. 11 The following sections provide an overview of the EFI Services relevant to PCI (in- cluding Conventional PCI, PCI-X, and PCI Express).

For details, refer to the UEFI Speci?cation. UEFI is processor-agnostic. 1.6.3 UEFI Driver Model The UEFI Driver Model is designed to support the execution of drivers that run in the pre-boot environment present on systems that implement the UEFI ?rmware. These drivers may manage and control hardware buses and devices on the platform, or they may provide some software derived platform speci?c services.

The UEFI Driver Model is designed to extend the UEFI Speci?cation in a way that supports device drivers and bus drivers. It contains information required by UEFI driver writers to design and implement any combination of bus drivers and device drivers that a platform may need to boot an UEFI-compliant operating system.

Applying the UEFI Driver Model to PCI, the UEFI Speci?cation de?nes the PCI Root Bridge Protocol and the PCI Driver Model and describes how to write PCI bus drivers and PCI devices drivers in the UEFI environment. For details, refer to the UEFI Speci?cation. • PCI Root Bridge Protocol - A PCI Root Bridge is represented in UEFI as a device handle that contains a Device Path Protocol instance and a PCI Root Bridge Protocol instance. PCI Root Bridge Protocol provides an I/O abstrac- tion for a PCI Root Bridge that the host bus can perform.

This protocol is used by a PCI Bus Driver to perform PCI Memory, PCI I/O, and PCI Con?guration cycles on a PCI Bus. It also provides services to perform different types of bus mastering DMA on a PCI bus. PCI Root Bridge Protocol abstracts device speci?c code from the system memory map.

This allows system designers to make changes to the system memory map without

impacting platform inde- pendent code that is consuming basic system resources. An example of such system memory map changes is a system that provides non-identity memory mapped I/O (MMIO) mapping between the host processor view and the PCI device view. • PCI Driver Model - The PCI Driver Model is designed to extend the UEFI Driver Model in a way that supports PCI Bus Drivers and PCI Device Drivers.

This applies to Conventional PCI, PCI-X, and PCI Express. PCI Bus Drivers manage PCI buses present in a system. The PCI Bus Driver creates child device handles that must contain a Device Path Protocol instance and a PCI I/O Protocol instance. The PCI I/O Protocol is used by the PCI Device Driver to access memory and I/O on a PCI controller. PCI Device Drivers manage PCI controllers present on PCI buses.

The PCI Device Drivers produce an I/O abstraction that may be used to boot an UEFI compliant operating system. 12 1.6.4 Graphics Output Protocol (GOP) Graphics Output Protocol (GOP) is de?ned in the UEFI Speci?cation to remove the hardware requirement to support legacy VGA and INT 10h BIOS. GOP provides a software abstraction to draw on the video screen. 1.6.5

BUS Performances and Number of Slots Compared The various architectures de?ned by the PCISIG. The table shows the evolution of bus frequencies and bandwidths., as it obvious, increasing bus frequency compromises the number of electrical loads or number of connectors allowable on a bus at that frequencies. At some point for a given bus architecture there is an upper limit beyond which one cannot further increase the bus frequency, hence requiring the de?nition of a new bus architecture. A PCI express (PCIe) Interconnect that connects two devices is referred to as a Link.

A link consists if either x1, x2, x4, x8, x12, x16 or x32 signal pairs in each direction. These signals are referred to as Lanes. A designer determines how many Lanes to implement based on the targeted performance benchmark required on a given Link. The Table 2 shows aggregate bandwidth numbers for various Link width implemen- tations, as is apparent from this table, the peak bandwidth achievable with PCIe is signi?cantly higher than any existing bus today. 1.7 Graphics Controller Most graphics controllers are PCI controllers.

The graphics drivers managing those controllers are also PCI drivers. However, while most graphics controllers are PCI controllers, graphics controllers can make use of other buses, such as USB buses. Graphics drivers have these characteristics: • UEFI graphics drivers follow the UEFI driver model.

• Depending on the adapter that the driver manages, a graphics driver can be

categorized as either a single or a multiple output adapter. • The graphics driver must create child handles for each output. • Graphics drivers must create child handles for some of the graphics output ports and attach the Graphics Output Protocol (GOP Protocol), EDID Discov- ered Protocol, and EDID Active Protocol to each active handle that the driver produced.

- Graphics drivers are chip-speci?c because of the requirement to initialize and manage the graphics device. A UEFI driver is required for any PC hardware device needed for the boot process to complete. Hardware devices can be cate-gorized into the following: 13 TABLE 2: Comparison of Bus Frequency, Bandwidth and Number of Slots Bus Type Clock Frequency Peak Bandwidth Number of Card Slots per Bus PCI 32 b i t 33 M H z 133 M B p s 4 -5 PCI 64 b i t 33 M H z 266 M B p s 4 -5 PCI 32 b i t 66 M H z 266 M B p s 1 -2 PCI 64 b i t 66 M H z 533 M B p s 1 -2 PCI-X 32 b i t 66 M H z 266 M B p s 4 PCI-X 64 b i t 66 M H z 533 M B p s 1 -2 PCI-X 32 b i t 133 M H z 533 M B p s 1 -2 PCI-X 64 b i t 133 M H z 1066 M B p s 1 -2 PCI-X 32 b i t 266 M H z effective 1066 M B p s 1 PCI-X 64 b i t 266 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M H z effective 2131 M B p s 1 PCI-X 64 b i t 533 M B p s 1 PCI-X 64 b i t 533 M B p s 1 PCI-X 64 b i t 533 M B p s 1 PCI-X 64 b i t 533
- Console devices: Simple input provider, simple input ex, simple pointer mice, serial I/O protocol (remote consoles) Note that independent hardware vendors (IHVs) can choose not to implement all of the required elements of the UEFI speci?cation. For example, all elements might not be implemented on a specialized system con?guration that does not support all the services and functionality implied by the required elements. Also, some elements are required depending on a speci?c platform's features.

Some elements are required depending on the features that a speci?c driver requires.

Other elements are recommended based on coding experience, for reasons of portability, and/or for other considerations. It is recommended that you implement all required and recommended elements in your drivers. 14 1.7.1

Graphics Output Protocol The GOP (Graphics Output Protocol) Driver is part of the UEFI boot time drivers responsible for bringing up the display during bios boot. This driver enables logo display during bios boot time. This paper has a GOP device driver written for an Intel's IoT Android platform which is responsible for display control until the oper- ating system and in turn the display controller of the system gains the control. 1.7.2

GOP Overview The GOP driver is a replacement for legacy video BIOS and enables the

use of UEFI pre-boot ?rmware without CSM. The GOP driver can be 32-bit, 64-bit, or IA-64 with no binary compatibility. UEFI pre-boot ?rmware architecture (32/64-bit) must match the GOP driver architecture (32/64-bit).

The Intel Embedded Graphics Drivers' GOP driver can either be fast boot (speed optimized and platform speci?c) or generic (platform agnostic for selective platforms). EFI de?nes two types of services: boot services and runtime services. Boot services are available only while the ?rmware owns the platform (i.e., before the ExitBoot- Services call), and they include text and graphical consoles on various devices, and bus, block and ?le services.

Runtime services are still accessible while the operating system is running; they include services such as date, time and NVRAM access. In addition, the Graphics Output Protocol (GOP) provides limited runtime services support. The operating system is permitted to directly write to the frame buffer provided by GOP during runtime mode.

However, the ability to change video modes is lost after transitioning to runtime services mode until the OS graphics driver is loaded. This paper includes a GOP driver written for an IoT's platform using the development kit EDK II which is responsible for the display during booting process until the operating system gains control of the display and invoke display devices. 1.7.3

GOP DRIVER The EFI speci?cation de?ned a UGA (Universal Graphic Adapter) protocol to sup- port device-independent graphics. UEFI did not include UGA and replaced it with GOP (Graphics Output Protocol), with the explicit goal of removing VGA hardware dependencies. The two are similar. Table 3 gives a quick comparison of GOP and video BIOS. 1.7.4

GOP Integration The platform ?rmware must meet the following requirements for GOP Driver inte- gration: 15 TABLE 3: Difference between Video BIOS and GOP Bus Type Clock Frequency 64 K B limit execution No 64 K B limit. 32 - b i t protected mode CSM is needed with UEFI system ?rmware No need for CSM. Speed op- timized (fast boot) 16 - b i t The VBIOS works with both 32 - b i t and 64 - b i t architectures The UEFI pre-boot ?rmware architecture must match the GOP driver. TABLE 4: GOP Driver ?les File Name Description Format GopDriver.efi The GOP driver binary Uncompressed PE/COFF image Vbt.bin Contains Video BIOS Table (VBT) data Raw Binary Vbt.bsf BMP script ?le. Required for modifying Vbt.bin using BMP tool Text • Platform ?rmware must be compliant to UEFI 2.1 or later. • Platform must enumerate and initialize the graphics device.

• Platform must allocate enough graphics frame buffer memory required to sup-port the native mode resolution of the integrated display. • The platform must produce the standard EFI\_PCI\_IO\_PROTOCOL and as well as the EFI\_DEVICE\_PATH\_PROTOCOL on the graphics device handle. Addition- ally, the platform must produce PLATFORM\_GOP\_POLICY\_PROTOCOL. • The platform ?rmware must not launch the legacy Video BIOS.

The GOP Driver solution comprises the following ?les shown in Table 4 GOP driver ?les. 16 Customize the VBT data ?le Vbt.bin as per platform requirements and the corresponding BSF ?le. Integrate Vbt.bin and GopDriver.efi ?les into the platform ?rmware image. The process of accomplishing this step is determined by the plat- form implementer, speci?c to the platform ?rmware implementation. 17 2. Design 2.1

UEFI Design Overview The design of UEFI is based on the following fundamental elements: • Reuse of existing table-based interfaces - In order to preserve investment in existing infrastructure support code, both in the OS and ?rmware, a num- ber of existing speci?cations that are commonly implemented on platforms compatible with supported processor speci?cations must be implemented on platforms wishing to comply with the UEFI speci?cation.

• System partition de?nes a partition and ?le system that are designed to al- low safe sharing between multiple vendors, and for different purposes. The ability to include a separate, shareable system partition presents an opportu- nity to increase platform value-add without signi?cantly growing the need for nonvolatile platform memory • Boot services provide interfaces for devices and system functionality that can be used during boot time.

Device access is abstracted through "handles" and "protocols". This facilitates reuse of investment in existing BIOS code by keeping underlying implementation requirements out of the speci?cation without burdening the consumer accessing the device.

• Runtime services - A minimal set of runtime services is presented to ensure appropriate abstraction of base platform hardware resources that may be needed by the OS during its normal operations. FIGURE 5: UEFI Conceptual Overview 18 Error! Reference source not found illustrates the interactions of the various components of an UEFI speci?cation-compliant system that are used to accomplish platform and OS boot. The platform ?rmware can retrieve the OS loader image from the System Partition.

The speci?cation provides for a variety of mass storage device types including disk, CD-ROM, and DVD as well as remote boot via a network. Through the extensible

protocol interfaces, it is possible to add other boot media types, although these may require OS loader modi?cations if they require use of protocols other than those de?ned in this document. Once started, the OS loader continues to boot the complete operating system.

To do so, it may use the EFI boot services and interfaces de?ned by this or other required speci?cations to survey, comprehend, and initialize the various platform components and the OS software that manages them. EFI runtime services are also available to the OS loader during the boot phase. 2.1.1 UEFI Driver Goals The UEFI Driver Model has the following goals: • Compatible - Drivers conforming to this speci?cation must maintain compat- ibility with the EFI and the UEFI Speci?cation. This means that the UEFI Driver Model takes advantage of the extensibility mechanisms in the UEFI Speci?cation to add the required functionality.

- Simple Drivers that conform to this speci?cation must be simple to imple- ment and simple to maintain. The UEFI Driver Model must allow a driver writer to concentrate on the speci?c device for which the driver is being devel- oped. A driver should not be concerned with platform policy or platform man- agement issues. These considerations should be left to the system ?rmware.
- Scalable The UEFI Driver Model must be able to adapt to all types of plat- forms. These platforms include embedded systems, mobile, and desktop sys- tems, as well as workstations and servers. Flexible The UEFI Driver Model must support the ability to enumerate all the devices, or to enumerate only those devices required to boot the required OS.

The minimum device enumeration provides support for more rapid boot capability, and the full device enumeration provides the ability to perform OS installations, system maintenance, or system diagnostics on any boot device present in the system.

Extensible - The UEFI Driver Model must be able to extend to future bus types as they are de?ned.

- 19 Portable Drivers written to the UEFI Driver Model must be portable be- tween platforms and between supported processor architectures. Interoperable Drivers must coexist with other drivers and system ?rmware and must do so without generating resource con?icts. Describe complex bus hierarchies The UEFI Driver Model must be able to describe a variety of bus topologies from very simple single bus platforms to very complex platforms containing many buses of various types.
- Small driver footprint The size of executables produced by the UEFI Driver Model

must be minimized to reduce the overall platform cost. While ?exibility and extensibility are goals, the additional overhead required to sup- port these must be kept to a minimum to prevent the size of ?rmware compo- nents from becoming unmanageable.

• Address legacy option rom issues - The UEFI Driver Model must directly address and solve the constraints and limitations of legacy option ROMs. Speci?cally, it must be possible to build add-in cards that support both UEFI drivers and legacy option ROMs, where such cards can execute in both legacy BIOS systems and UEFI-conforming latforms, without modi?cations to the code carried on the card.

The solution must provide an evolutionary path to migrate from legacy option ROMs driver to UEFI drivers. 2.2 UEFI/PI Firmware Images UEFI and PI speci?cations de?ne the standardized format for EFI ?rmware storage devices (FLASH or other non-volatile storage) which are abstracted into "Firmware Volumes". Build systems must be capable of processing ?les to create the ?le for- mats described by the UEFI and PI speci?cations.

The tools provided as part of the EDK II BaseTools package process ?les compiled by third party tools, as well as text and Unicode ?les in order to create UEFI or PI compliant binary image ?les. In some instances, where UEFI or PI speci?cations do not have an applicable in- put ?le format, such as the Visual Forms Representation (VFR) ?les used to create PI compliant IFR content, tools and documentation have been provided that allows the user to write text ?les that are processed into formats speci?ed by UEFI or PI speci?cations. A Firmware Volume (FV) is a ?le level interface to ?rmware storage.

Multiple FVs may be present in a single FLASH device, or a single FV may span multiple FLASH devices. An FV may be produced to support some other type of storage entirely, such as a disk partition or network device. For more information consult the Plat- form Initialization Speci?cation, Volume 3. In all cases, an FV is formatted with a binary ?le system.

The ?le system used is typically the Firmware File System (FFS), but other ?le systems may be possible in some cases. Hence, all modules are stored as "?les" in the FV. Some modules may be "execute in place" (linked at 20 FIGURE 6: UEFI/PI Firmware Image Creation a ?xed address and executed from the ROM), while others are relocated when they are loaded into memory and some modules may be able to run from ROM if memory is not present (at the time of the module load) or run from memory if it is available. Files themselves have an internally de?ned binary format. This format allows for implementation of security, compression, signing, etc.

Within this format, there are one or more "leaf" images. A leaf image could be, for

example, a PE32 image for a DXE driver. Therefore, there are several layers of organization to a full UEFI/PI ?rmware im- age. These layers are illustrated below in Figure 6. Each transition between layers implies a processing step that transforms or combines previously processed ?les into the next higher level.

Also shown in Figure 6 are the reference implementation tools that process the ?les to move them between the different layers. In addition to creating images that initialize a complete platform, the build process also supports creation of stand-alone UEFI applications (including OS Loaders) and 21 FIGURE 7: UEFI/PI Firmware Image Creation Option ROM images containing driver code.

Figure 7, below, shows the reference implementation tools and creation processes for both of these image types The ?nal feature that is supported by the EDK II build process is the creation of Bi- nary Modules that can be packaged and distributed for use by other organizations. Binary modules do not require distribution of the source code.

This will permit ven- dors to distribute UEFI images without having to release proprietary source code. This packaging process permits creation of an archive ?le containing one or more bi- nary ?les that are either Firmware Image ?les or higher (EFI Section ?les, Firmware File system ?les, etc.). The build process will permit inserting these binary ?les into the appropriate level in the build stages. 2.3

Platform Initialization PI Boot Sequence Platform Initialization PI compliant system ?rmware has to support the six phases: 1. Security (SEC) Phase 2. Pre-e? Initialization (PEI) Phase 3. Driver Execution Environment (DXE) Phase 4. Boot device selection (BDS) Phase 22 5. Run time (RT) services and After Life (AL) (transition from the OS back to the ?rmware) of system. Figure 8 describes the phases and transition in detail.

FIGURE 8: PI Boot Phases 2.4 Security (SEC) The Security (SEC) phase is the initial phase in the PI Architecture and is liable for the following: • Handling restart events of all platform • Creation of a temporary memory store • Bringing the root of trust in the system • Transit handoff information to next phase - the PEI Foundation The security section may have the modules with source code scripted in assembly language. Hence, some EDK II module development environment (MDE) modules can consist of assembly code.

During Occurrence of this, both Windows and GCC versions of assembly language code are served in different ?les. 23 2.5 Pre-EFI Initialization (PEI) The Pre-EFI Initialization (PEI) phase described in the PI Architecture speci?ca- tions is invoked quite betimes in the boot period. Speci?cally, after about prelimi- nary processing in the Security (SEC) phase,

any machine restart event will invoke the PEI phase.

The PEI phase is designed to be developed in many parts and con- sists of: • PEI Foundation (core code) • Pre-EFI Initialization Modules (specialized plug-ins) The PEI phase at ?rst operates with the platform in a developing state, holding only on-processor resources, such as the cache of processor for call stack, to dispatch the Pre-EFI Initialization Modules (PEIMs).

The PEI phase cannot assume the availability of amounts of memory (RAM) as DXE and hence PEI phase limits its support to the following: • Locating and validating PEIMs • Dispatching PEIMs • Facilitating communication between PEIMs • Providing handoff data to later phases These PEIMs are responsible for the following: • Initializing some permanent memory complement • Characterizing the memory in Hand-Off Blocks (HOBs) • Characterizing the ?rmware volume locations in HOBs • Transit the control into next phase - the Driver Execution Environment (DXE) phase Figure 9 shows a diagram describes the action carried out during the PEI phase 24 FIGURE 9: Diagram of PI Operations 2.5.1

PEI Services The PEI Foundation institutes a system table for the PEI Services named as PEI Services Table that is viewable to all PEI Modules (PEIMs) in the system. A PEI Service is de?ned as a method, command or other potentiality manifested by the PEI Foundation when that service's initialization needs are met. As the PEI phase having no permanent memory available until almost the end of the phase, all the various types of services created during this phase (PEI phase) cannot be as enrich as those created during later phases.

A pointer to PEI Services Table is sent into entry point of each PEIM's and also to part of each PEIM-to-PEIM Interface (PPI) because the location of PEI Foundation and its temporary memory is unknown at build time. The PEI Foundation provides the classes of services listed in Table 5 2.5.2 PEI Foundation The PEI Foundation is the entity that carried outs following activity: 25 TABLE 5: Services provided by PEI Foundation Classes Service Details PPI Services Manages PPIs to ease inter-module method calls between PEIMs. A database maintained in tem- porary RAM to track installed interfaces.

Boot Mode Services Manages the boot mode (S3, S5, diagnostics, nor- mal boot, etc.) HOB Services Creates data structures (Hand-off-blocks) that are used to convey information to the next phase Firmware Volume Services Finds PEIMs and along with that other ?rmware ?les in the ?rmware volumes PEI Memory Services provides a collection of memory management ser- vices (to be used before and after permanent mem- ory to discovered) Status Code Services Provides general progress and error code

report- ing services (i.e.

port 080h or a serial port for text output for debug) Reset Services Provides a common means to aid initializing warm or cold restart of the system • Dispatching of Pre-EFI initialization modules (PEIMs) • Maintaining the boot mode • Initialization of permanent memory • Invoking the DXE loader The PEI Foundation written to be portable across all the various platforms archi- tecture of a given instruction-set. i.e.

A binary for IA-32 (32-bit Intel architecture) works across all Pentium processors and similarly Itanium processor family work across all Itanium processors. Irrespective of the processor micro architecture, the set of services uncovered by the PEI Foundation should be the same. This consistent surface area around the PEI Foundation allows PEIMs to be written in the C programming language and compiled across any micro architecture. 26 2.6

PEI Dispatcher The PEI Dispatcher is basically a state machine which is implemented in the PEI Foundation. The PEI Dispatcher evaluates the dependency expressions in Pre-EFI initialization modules (PEIMs) that are lying in the FVs being examined. Dependency expressions are coherent combinations of PEIM-to-PEIM Interfaces (PPIs).

These expressions distinguish the PPIs that must be available for use before a given PEIM can be invoked. The PEI Dispatcher references the PPI database in the PEI Foundation to conclude which PPIs have to be installed and evaluate the dependency expression for the PEIM. If PPI has already been installed then dependency expression will evaluate to TRUE, which noti?es PEI Dispatcher it can run PEIM.

At this stage, the PEI Foundation handovers control to the PEIM with TRUE dependency expression. The PEI Dispatcher will exit Once the PEI Dispatcher has examined and evaluated all of the PEIMs in all of the uncovered ?rmware volumes and no more PEIMs can be dispatched (i.e. the dependency expressions (DEPEX) do not evaluate from FALSE to TRUE). At this stage, the PEI Dispatcher cannot invoke any additional PEIMs.

The PEI Foundation then takes back control from the PEI Dispatcher and calls the DXE IPL PPI to navigate control to the DXE phase of execution. 2.7 Drive Execution Environment (DXE) Before the DXE phase, the Pre-EFI Initialization (PEI) phase is held responsible for initializing permanent memory in the platform. Hence, DXE phase can be loaded and executed.

At the very end of the PEI phase, state of the system is handed over to the DXE phase through Hand-Off Blocks (list of position independent data structures). There are three

components in the DXE phase: 1. DXE Foundation 2. DXE Dispatcher 3. A set of DXE Drivers 2.8 Boot Device Selection (BDS) The BDS Architectural Protocol has part of implementation of the Boot Device Se- lection (BDS) phase.

After evaluation of all of the DXE drivers dependencies, DXE drivers with satis?ed dependencies are loaded and executed by the DXE Dispatcher, the DXE Foundation will pass the control to the BDS Architectural Protocol. The BDS phase held responsible for the following: 27 • Initializing console devices • Loading device drivers • Attempt of loading and executing boot selections 2.9

Transient System Load (TSL) and Runtime (RT) Primarily the OS vendor provides boot loader known as The Transient System Load (TSL). TSL and Runtime Services (RT) phases may allow access to persistent con- tent, via UEFI drivers and applications. Drivers in this category include PCI Option ROMs. 2.10 After Life (AL) The After Life (AL) phase contains the persistent UEFI drivers used to store the state of the system during the OS systematically shutdown, sleep, hibernate or restart processes. 2.11 Generic Build Process All code initialized as either C sources and header ?les, assembly language sources and header ?les, Unicode ?les (UCS-2 HII strings), Virtual Forms Representation ?les or binary data (native instructions, such as microcode) ?les.

Per the UEFI and PI speci?cations, the C ?les and Assembly ?les must be compiled and coupled into PE32 or PE32+ images. While some code is con?gured to execute only from ROM, most UEFI and PI modules code are written to be relocatable. These are written and built different i.e. XIP (Execute In Place) module code is written and compiled to run from ROM, while the majority of the code is written and compiled to execute from memory, which needs the relocatable code.

Some modules may also allow dual mode, where it will execute from memory only if memory is suf?cient, otherwise it will execute from ROM. Additionally, modules may permit dual access, such as a driver that contains both PEI and DXE imple- mentation code. Code is assembled or compiled, then linked into PE32/PE32+ im- ages, the relocation section may or may not be stripped and an appropriate header will replace the PE32/PE32+ header. Additional processing may remove more non- essential information, generating a Terse (TE) image.

The binary executables are converted into EFI ?rmware ?le sections. Each module is converted into an EFI Section consisting of an Section header followed by the section data (driver binary). 28 2.11.1 EFI Section Files he general section format for sections less than 16MB in size is shown in Figure 11.

Figure 10 shows the section format for sections 16MB or larger in size using the extended length ?eld. FIGURE 10: General EFI Section Format for large size Sections(greater then 16 MB) FIGURE 11: General EFI Section Format (less then 16 MB) 2.12 Cross Compatibility of CPUs Whenever customer try to change the default Intel motherboard CPU with different Intel silicon chip which won't works.

The speci?c CPU Chip initialization varies for each generation. So, the board designs should be designed is such a way that speci?c generation CPU should support., if we change the CPU with a different Intel Board it will not even boot, because the BIOS doesn't support for other Silicon Initialization for other CPUs. So, we are integrating the runtime detection of the silicon during the Pre-Extensible Firmware Initialization (PEI) phase.

So, within single Integrated Firmware Image (IFWI) should support the Multi Generation CPUs which is never tried before. Each silicon has a ?xed register from which the CPU generation can be identi?ed., so the BIOS should read that register and program in such a way the is CPU1 is in Platform it should support the CPU1 Features like PCIe, Graphics & DMI.,

if the 29 CPU1 is replaced with CPU2 then it should support the CPU2 speed. That should be taken care by the BIOS. FIGURE 12: Cross Compatibility Design Figure 12 shows the general view of the Cross Compatibility of CPUs. BIOS is the part of Integrated Firmware Image which resides at the End of the Bi- nary table.

The CPU swap can only occur in Specially designed Intel Designed Board only. Mainly because for each and every feature it required some hard- ware(H/W) requirements. If that H/W requirement not present. Then It will boot but doesn't support the Maximum speed. FIGURE 13: BIOS Support for Cross Compatibility Figure 13 shows the BIOS role for identifying the CPUs during PEI phase.

30 As the number of Feature increases in the Silicon BIOS size also increases, usu- ally the BIOS size varies from Platform to Platform and CPU to CPU., as we are integrating the Compatibility the BIOS size obviously increases. The structure of IFWI is Shown in Figure 14 FIGURE 14: Integrated Firmware Image 31 3. Architecture of BIOS Firmware 3.1

Overview The basic Platform Initialization ?rmware storage concepts include: • Firmware Volumes (FV) • Firmware File Systems (FFS) • Firmware Files • Standard Binary Layout • Pre-EFI Initialization (PEI) PEIM-to-PEIM Interfaces (PPIs) • Driver Execution Environment (DXE) Protocols 3.2 Design of Firmware Storage Design of ?rmware storage describes how ?les should be stored and accessed in non-volatile storage.

Implementation of any ?rmware must support and follow the standard PI Firmware Volume structure and the structure of Firmware File System Format. Firmware Device is a persistent physical repository containing data and/or ?rmware code. Typically it is a ?ash component but may also be some other type of persistent storage.

A single physical ?rmware device may be partitioned into mul- tiple smaller pieces to form multiple logical ?rmware devices. Likewise, multiple ?rmware devices may be aggregated into one larger logical ?rmware device. Flash devices are most usual non-volatile repository for ?rmware volumes. Of- ten, ?ash devices are partitioned into sectors or blocks of possibly differing sizes, each with various run-time characteristics.

In the design of Firmware File System (FFS), several observed unique qualities of ?ash devices are listed below: • Can be erased on a sector-by-sector basis. After ensuring, all bits of sector return their erase value1. • Can be written on a bit-by-bit basis. i.e. if erase value is 0 then bit value 0 can be changed to 1.

1either all 0 or all 1 32 • Only by performing erase operation on an entire ?ash sector, non-erase value can change to erase value. • Capable of enable/disable reads and writes to individual ?ash sectors or the entire ?ash. • Writes and erases are longer operations than reads. • Many times place restrictions on the trading operations that can be performed while a write or erase is occurring. 3.3

Firmware Volumes (FV) A Firmware Volume (FV) is a logical ?rmware device. Firmware Volume is the basic storage repository for data and/or code. Each and every ?rmware volume is organized into a ?le system. As such, the ?le is the base unit of storage for ?rmware. Table 6 describes attributes in each ?rmware volume.

Firmware volumes may also contain additional information describing the mapping between OEM ?le types and a GUID. 3.4 Firmware File System (FFS) A Firmware File System (FFS) describes the structure of ?les and (optional) free space within the ?rmware volume. Each ?rmware ?le systems has a unique GUID, which is used by the ?rmware to associate a driver with a newly exposed ?rmware volume.

Firmware ?les are code and/or data stored in ?rmware volumes. Attributes of ?les are described in Table 7. Speci?c ?rmware volume formats may support additional attributes, such as in- tegrity veri?cation and staged ?le creation. The ?le data of certain ?le types is sub-divided in a standardized fashion into Firmware File Sections.

Non-standard ?le types are supported through the use of the OEM ?le types (de-

scribed in detail in Table 8). In the PEI phase, ?le-related services are provided through the PEI Services Table, using FfsFindNextFile, FfsFindFileByName and FfsGetFileInfo. In the DXE phase, ?le related services are provided through the EFI\_FIRMWARE\_VOLUME2\_PROTOCOL services attached to a volume's handle (ReadFile, ReadSection, WriteFile and GetNextFile).

33 TABLE 6: Firmware Volume Attributes Attribute Description Name each volume has a unique identi?er name having UEFI Glob- ally Unique Identi?er (GUID). Size describes total size of all volume data (including any header, ?les and free space) Format describes Firmware File System (FFS) used in the body of the volume. Memory Mapped? some volumes may be memory-mapped, indicates that the en- tire contents of the volume appear at once in the memory ad- dress space of the processor.

Sticky Write? Some volumes may require special erase cycles in order to change bits from a non-erase value to an erase value Erase Polarity If a volume supports Sticky Write, then all bits within the volume will return to this value (0 or 1) after an erase cycle Alignment The ?rst byte of a volume is required to be aligned on some power-of-two boundary. At a minimum, this must be greater than or equal to the highest ?le alignment value.

If EFI\_FVB2\_WEAK\_ALIGNMENT is set in the volume header then the ?rst byte of the volume can be aligned on any power-of- two boundary. A weakly aligned volume can not be moved from its initial linked location and maintain its alignment. Read Enable/Disable Capable/Status Volumes may have the ability to change from readable to hid- den Write Enable/Disable Capable/Status Volumes may have the ability to change from writable to write protected Lock Capable/Status Volumes may be able to have their capabilities locked Read-Lock Capable/S- tatus Volumes may have the ability to lock their read status Write-Lock Capa- ble/Status Volumes may have the ability to lock their write status 34 TABLE 7: Firmware Files Attributes Attribute Description Name each volume has a unique identi?er name having UEFI Glob- ally Unique Identi?er (GUID). File names must be unique within a ?rmware volume.

Some ?le names have special sig- ni?cance. Type Each ?le has a type. There are four ranges of ?le types: Normal (0x00-0xBF), OEM (0xC0-0xDF), Debug (0xE0-0xEF) and Firmware Volume Speci?c (0xF0-0xFF). More ?le types information are described in Table 8. Alignment Each ?le's data can be aligned on some power-of-two bound- ary.

The speci?c boundaries that are supported depend on the alignment and format of the ?rmware volume. If EFI\_FVB2\_WEAK\_ALIGNMENT is set in the volume header then ?le alignment does not Size Describes size of each ?le, each ?le's data is zero or more bytes

3.4.1 Firmware File Types Consider an application ?le named FOO.EXE. The format of the contents of FOO.EXE is implied by the ".EXE" in the ?le name.

Depending on the operating environment, this extension typically indicates that the contents of FOO.EXE are a PE/COFF image and follow the PE/COFF image format. Similarly, the PI Firmware File System de?nes the contents of a ?le that is returned by the ?rmware volume interface. The PI Firmware File System de?nes an enumeration of ?le types.

For example, the type EFI\_FV\_FILETYPE\_DRIVER indicates that the ?le is a DXE driver and is inter- esting to the DXE Dispatcher. In the same way, ?les with the type EFI\_FV\_FILETYPE\_PEIM are interesting to the PEI Dispatcher. 3.5 Firmware File Sections Firmware ?le sections are separate discrete "parts" within certain ?le types.

Each section has the following attributes: 35 TABLE 8: Firmware File Types Name Value Description FV\_FILETYPE\_RAW 0 x1 Binary Data FV\_FILETYPE\_FREEFORM 0 x2 Sectioned Data FV FILETYPE SECURITY CORE 0 x3 Platform core code used during the SEC phase FV FILETYPE PEI CORE 0 x4 PEI Foundation FV FILETYPE DXE CORE 0 x5 DXE Foundation FV\_FILETYPE\_PEIM 0 x6 PEI Module (PEIM) FV\_FILETYPE\_DRIVER 0 x7 DXE Driver FV\_FILETYPE\_COMBINED\_PEIM\_DRIVER 0 x8 Combined PEIM/DXE Driver FV\_FILETYPE\_APPLICATION 0 x9 Application FV\_FILETYPE\_SMM 0 x a Contains a PE32+ image that will be loaded into MMRAM in MM Traditional Mode FV\_FILETYPE\_FIRMWARE\_VOLUME\_IMAGE 0 x b Firmware Volume Image FV FILETYPE COMBINED SMM DXE 0 x c Contains PE32+ image that will be dispatched by the DXE Dis- patcher and will also be loaded into MMRAM in MM Tradition Mode FV FILETYPE\_SMM\_CORE 0 x d MM Foundation that support MM Traditional Mode EFI\_FV\_FILETYPE\_MM\_STANDALONE 0 x e Contains PE32+ image that will be loaded into MMRAM in MM Standalone Mode EFI FV FILETYPE MM CORE STANDALONE 0 x f Contains PE32+ image that sup- port MM Tradition Mode and MM Standalone Mode FV\_FILETYPE\_OEM\_MIN 0 x c0 OEM File Type FV\_FILETYPE\_OEM\_MAX 0 x d f OEM File Type FV\_FILETYPE\_DEBUG\_MIN 0 x e0 Debug/Test File Type FV\_FILETYPE\_DEBUG\_MAX 0 x e f Debug/Test File Type FV\_FILETYPE\_FFS\_MIN 0 x f 0 Firmware File System Speci?c File Type FV\_FILETYPE\_FFS\_MAX 0 x f f Firmware File System Speci?c File Type FV\_FILETYPE\_FFS\_PAD 0 x f 0 Pad ?le for FFS 36 Attribute Description Type Each section has type Size describes size of the section While there are many types of sections, they fall into the following two broad cate-gories: • Encapsulation sections - containers that hold other sections.

The sections contained within an encapsulation section are known as child sections, and the encapsulation section is known as the parent section are known as the parent

section. An encapsulation section's children may be leaves and/or more encapsulation sections and are called peers relative to each other. An encap-sulation section does not contain data directly; instead it is just a vessel that ultimately terminates in leaf sections.

Files that are built with sections can be thought of as a tree, with encapsulation sections as nodes and leaf sections as the leaves. The root and may contain an arbitrary number of sections. Sections that exist in the root have no parent section but are still considered peers.

• Leaf Sections - Unlike encapsulation sections, leaf sections directly contain data and do not contain other sections. The format of the data contained within a leaf section is de?ned by the type of the section. In the example shown in Figure 15, the ?le image root contains two encapsulation sections (E0 and E1) and one leaf section (L3).

The ?rst encapsulation section (E0) contains children, all of which are leaves (L0, L1, and L2). The second encapsulation section (E1) contains two children, one that is an encapsulation (E2) and the other that is a leaf (L6). The last encapsulation section (E2) has two children that are both leaves (L4 and L5).

In the PEI phase, section-related services are provided through the PEI Service Table, using FfsFindSectionData. In the DXE phase, section-related services are provided through the EFI\_FIRMWARE\_VOLUME2\_PROTOCOL services attached to a vol- ume's handle (ReadSection). 3.6 Firmware File Section Types Table 9 list outs the de?ned architectural section types. 3.7

PI Architecture Firmware File System Format This section describes the standard binary encoding for PI Firmware Files, PI Firmware Volumes, and the PI Firmware File System. Implementations that allow the non- vendor ?rmware ?les or ?rmware volumes to be introduced into the system must 37 TABLE 9: Architectural Section Types Name Value Description EFI\_SECTION\_COMPRESSION 0 x1 Encapsulation section where other sections are compressed EFI\_SECTION\_GUID\_DEFINED 0 x2 Encapsulation section used during the build process but not required for execu- tion EFI\_SECTION\_DISPOSABLE 0 x3 Encapsulation section used during the build process but not required for execu- tion EFI\_SECTION\_PE32 0 x10 PE32+ Executable image EFI\_SECTION\_PIC 0 x11 Position-Independent Code EFI\_SECTION\_TE 0 x12 Terse Executable Image EFI\_SECTION\_DXE\_DEPEX 0 x13 DXE Dependency Expres- sion EFI\_SECTION\_VERSION 0 x14 Version, Text and numeric EFI\_SECTION\_USER\_INTERFACE 0 x15 User-Friendly name of the driver EFI\_SECTION\_COMPATIBILITY16 0 x16 DOS-style 16-bit EXE EFI\_SECTION\_FIRMWARE\_VOLUME\_IMAGE 0 x17 PI Firmware Volume Image EFI\_SECTION\_FREEFORM\_SUBTYPE\_GUID 0 x18 Raw data with GUID in header to de?ne

format EFI\_SECTION\_RAW 0 x19 Raw data EFI\_SECTION\_PEI\_DEPEX 0 x1 b PEI Dependency Expres- sion EFI\_SECTION\_SMM\_DEPEX 0 x1 c Leaf section type for determining the dispatch or- der for an MM Traditional driver in MM Traditional Mode or MM Standalone driver in MM Standalone Mode.

38 FIGURE 15: Example File System Image support the standard formats. This section also describes how features of the stan- dard format map into the standard PEI and DXE interfaces. The standard ?rmware ?le and volume format also introduces additional attributes and capabilities that are used to guarantee the integrity of the ?rmware volume.

The standard format is broken into three levels: the ?rmware volume format, the ?rmware ?le system format, and the ?rmware ?le format. The standard ?rmware volume format (Figure 16) consists of two parts: the ?rmware volume header and the ?rmware volume data. The ?rmware volume header de- scribes all of the attributes speci?ed in "Firmware Volumes" on Table 6.

The header also contains a GUID which describes the format of the ?rmware ?le system used to organize the ?rmware volume data. The ?rmware volume header can support other ?rmware ?le systems other than the PI Firmware File System. 39 FIGURE 16: The Firmware Volume Format The PI Firmware File System format describes how ?rmware ?les and free space are organized within the ?rmware volume.

The PI Firmware File format describes how ?les are organized. The ?rmware ?le format consists of two parts: the ?rmware ?le header and the ?rmware ?le data. 3.7.1 Firmware Volume Format he PI Architecture Firmware Volume format describes the binary layout of a ?rmware volume. The ?rmware volume format consists of a header followed by the ?rmware volume data. The ?rmware volume header is described by EFI\_FIRMWARE\_VOLUME\_HEADER.

The format of the ?rmware volume data is described by a GUID. Valid ?les system GUID values are EFI\_FIRMWARE\_FILE\_SYSTEM2\_GUID and EFI\_FIRMWARE\_FILE\_SYSTEM3\_GUID. 3.7.2 Firmware File System Format The PI Architecture Firmware File System is a binary layout of ?le storage within ?rmware volumes. It is a ?at ?le system in that there is no provision for any di- rectory hierarchy; all ?les reside in the root directly.

Files are stored end to end without any directory entry to describe which ?les are present. Parsing the con- tents of a ?rmware volume to obtain a listing of ?les present requires walking the ?rmware volume from beginning to end. Firmware File System

GUID The PI Architecture ?rmware volume header con- tains a data ?eld for the ?le system GUID.

There are two valid FFS ?le system, the GUID is de?ned as EFI\_FIRMWARE\_FILE\_SYSTEM2\_GUID and EFI\_FIRMWARE\_FILE\_SYSTEM3\_GUID. If the FFS ?le system is backward compatible with EFI\_FIRMWARE\_FILE\_SYSTEM2\_GUID 40 and supports ?les larger than 16 M B then EFI\_FIRMWARE\_FILE\_SYSTEM3\_GUID is used. Volume Top File A Volume Top File (VTF) is a ?le that must be located such that the last byte of the ?rmware volume.

Regardless of the ?le type, a VTF must have the ?le name GUID of EFI\_FFS\_VOLUME\_TOP\_FILE\_GUID. Firmware ?le system driver code must be aware of this GUID and insert a pad ?le as necessary to guarantee the VTF is located correctly at the top of the ?rmware volume on write and update operations. File length and alignment requirements must be consistent with the top of volume.

Otherwise, a write error occurs and the ?rmware volume is not modi?ed. 3.8 Firmware File Format (FFS) All FFS ?les begin with a header that is aligned on an 8 - b y t e boundary with respect to the beginning of the ?rmware volume. FFS ?les can contain the following parts: • Header • Data It is possible to create a ?le that has only a header and no data, which consumes 24 bytes of space.

This type of ?le is known as a zero-length ?le. If the ?le contains data, the data immediately follows the header. The format of the data within a ?le is de?ned by the Type ?eld in the header, either EFI\_FFS\_FILE\_HEADER or EFI\_FFS\_FILE\_HEADER2. Figure 17 illustrates the layout of a (typical i.e. EFI\_FFS\_FILE\_HEADER) PI Archi- tecture Firmware File smaller than 16 M b.

Figure 18 illustrates the layout of a PI Architecture Firmware File larger than 16 M b. 3.9 Firmware File Section Format This section describes the standard ?rmware ?le section layout. Each section begins with a section header, followed by data de?ned by the section type.

The section headers aligned on 4 byte boundaries relative to the start of the ?le's image. If padding is required between the end of one section and the beginning of the next to achieve the 4-byte alignment requirement, all padding bytes must be initialized to 41 FIGURE 17: Typical FFS File Layout FIGURE 18: File Header 2 layout for ?les larger than 16 M b zero.

Many section types are variable in length and are more accurately described as data

streams rather than data structures. Regardless of section type, all section headers begin with a 24 - b i t integer indicat- ing the section size, followed by an 8-bit section type. The format of the remainder of the section header and the section data is de?ned by the section type.

If the sec- tion size is 0 x F F F F F F then the size is de?ned by a 32 - b i t integer that follows the 32 - b i t section header. Figures 19 and 20 shows the general format of a section. 42 FIGURE 19: Format of a Section below 16 M b FIGURE 20: Format of a Section using Extended Length ?eld 16 M b 3.10 File System Initialization The algorithm 3.10 describes a method of FFS initialization that ensures FFS ?le corruption can be detected regardless of the cause.

The State byte of each ?le must be correctly managed to ensure the integrity of the ?le system is not compromised in the event of a power failure during any FFS op- eration. It is expected that an FFS driver will produce an instance of the Firmware Volume Protocol and that all normal ?le operations will take place in that context.

All ?le operations must follow all the creation, update, and deletion rules described in this speci?cation to avoid ?le system corruption. The following FvCheck() pseudo code must be executed during FFS initialization to avoid ?le system corruption. If at any point a failure condition is reached, then the ?rmware volume is corrupted and a crisis recovery is initiated.All FFS ?les, includ- ing ?les of type EFI\_FV\_FILETYPE\_FFS\_PAD must be evaluated during ?le system initialization.

It is legal for multiple pad ?les with this ?le type to have the same Name ?eld in the ?le header. No checks for duplicate ?les should be performed on pad ?les. 43 1 // Firmware volume initialization entry point – returns TRUE if FFS driver can use this firmware volume., ? 2 BOOLEAN FvCheck(Fv) { 3 // first check out firmware volume header 4 if (FvHeaderCheck(Fv) == FALSE) { 5 FAILURE();// corrupted firmware volume header 6 } 7 if (!((Fv->FvFileSystemId == EFI\_FIRMWARE\_FILE\_SYSTEM2\_GUID) || (Fv->FvFileSystemId == EFI\_FIRMWARE\_FILE\_SYSTEM3\_GUID))){ , ? 8 return (FALSE); // This firmware volume is not formatted with FFS, ? 9 } 10 // next walk files and verify the FFS is in good shape 11 for (FilePtr = FirstFile; Exists(Fv, FilePtr); FilePtr = NextFile(Fv, FilePtr)) { , ? 12 if (FileCheck (Fv, FilePtr) != 0) { 13 FAILURE(); // inconsistent file system 14 } 15 } 16 if (CheckFreeSpace (Fv, FilePtr) != 0) { 17 FAILURE(); 18 } 19 return (TRUE); // this firmware volume can be used by the FFS 20 // driver and the file system is OK 21 } 22 23 // FvHeaderCheck - returns TRUE if FvHeader checksum is OK. 24 BOOLEAN FvHeaderCheck (Fv) { 25 return (Checksum (Fv.FvHeader) == 0); 26 } 27 28 // Exists returns TRUE if any bits are set in the file header 29 BOOLEAN Exists(Fv, FilePtr) { 30 return (BufferErased (Fv.ErasePolarity, 31 FilePtr, sizeof

(EFI\_FIRMWARE\_VOLUME\_HEADER) == FALSE); 32 } 33 34 // BufferErased – returns TRUE if no bits are set in buffer 44 35 BOOLEAN BufferErased (ErasePolarity, BufferPtr, BufferSize) { 36 UINTN Count; 37 if (Fv.ErasePolarity == 1) { 38 ErasedByte = 0xff; 39 } else { 40 ErasedByte = 0; 41 } 42 for (Count = 0; Count < BufferSize; Count++) { 43 if (BufferPtr[Count] != ErasedByte) { 44 return FALSE; 45 } 46 } 47 return TRUE; 48 } 49 50 // GetFileState – returns high bit set of state field.

51 UINT8 GetFileState (Fv, FilePtr) { 52 UINT8 FileState; 53 UINT8 HighBit; 54 FileState = FilePtr->State; 55 if (Fv.ErasePolarity != 0) { 56 FileState = ~FileState; 57 } 58 HighBit = 0x80; 59 while (HighBit != 0 && (HighBit & FileState) == 0) { 60 HighBit = HighBit >> 1; 61 } 62 return HighBit; 63 } 64 65 // FileCheck - returns TRUE if the file is OK 66 BOOLEAN FileCheck (Fv, FilePtr) { 67 switch (GetFileState (Fv, FilePtr)) { 68 case EFI\_FILE\_HEADER\_CONSTRUCTION: 69 SetHeaderBit (Fv, FilePtr, EFI FILE HEADER INVALID); 70 break; 71 case EFI FILE HEADER VALID: 72 if (VerifyHeaderChecksum (FilePtr) != TRUE) { 45 73 return (FALSE); 74 } 75 SetHeaderBit (Fv, FilePtr, EFI\_FILE\_DELETED); 76 Break; 77 case EFI\_FILE\_DATA\_VALID: 78 if (VerifyHeaderChecksum (FilePtr) != TRUE) { 79 return (FALSE); 80 } 81 if (VerifyFileChecksum (FilePtr) != TRUE) { 82 return (FALSE); 83 } 84 if (DuplicateFileExists (Fv, FilePtr, 85 EFI\_FILE\_DATA\_VALID) != NULL) { 86 return (FALSE); 87 } 88 break; 89 case EFI\_FILE\_MARKED\_FOR\_UPDATE: 90 if (VerifyHeaderChecksum (FilePtr) != TRUE) { 91 return (FALSE); 92 } 93 if (VerifyFileChecksum (FilePtr) != TRUE) { 94 return (FALSE); 95 } 96 if (FilePtr->State & EFI\_FILE\_DATA\_VALID) == 0) { 97 return (FALSE); 98 } 99 if (FilePtr->Type == EFI\_FV\_FILETYPE\_FFS\_PAD) { 100 SetHeaderBit (Fv, FilePtr, EFI FILE DELETED); 101 } 102 else { 103 if (DuplicateFileExists (Fv, FilePtr, EFI\_FILE\_DATA\_VALID)) { , ? 104 SetHeaderBit (Fv, FilePtr, EFI\_FILE\_DELETED); 105 } 106 else { 107 if (Fv->Attributes & EFI\_FVB\_STICKY\_WRITE) { 108 CopyFile (Fv, FilePtr); 109 SetHeaderBit (Fv, FilePtr, EFI\_FILE\_DELETED); 46 110 } 111 else { 112 ClearHeaderBit (Fv, FilePtr, EFI FILE MARKED FOR UPDATE); , ? 113 } 114 } 115 } 116 break; 117 case EFI\_FILE\_DELETED: 118 if (VerifyHeaderChecksum (FilePtr) != TRUE) { 119 return (FALSE); 120 } 121 if (VerifyFileChecksum (FilePtr) != TRUE) { 122 return (FALSE); 123 } 124 break; 125 case EFI\_FILE\_HEADER\_INVALID: 126 break; 127 } 128 return (TRUE); 129 } 130 131 // FFS\_FILE\_PTR \* DuplicateFileExists (Fv, FilePtr, StateBit) 132 // This function searches the firmware volume for another occurrence 133 // of the file described by FilePtr, in which the duplicate files 134 // high state bit that is set is defined by the parameter StateBit.

135 // It returns a pointer to a duplicate file if it exists and NULL 136 // if it does not. If the file type is EFI\_FV\_FILETYPE\_FFS\_PAD 137 // then NULL must be returned. 138 139 // CopyFile (Fv, FilePtr) 140 // The purpose of this function is to clear the 141 // EFI\_FILE\_MARKED\_FOR\_UPDATE bit from FilePtr->State 142 // in firmware volumes that have EFI\_FVB\_STICKY\_WRITE == TRUE.

143 // The file is copied exactly header and all, except that the 144 // EFI\_FILE\_MARKED\_FOR\_UPDATE bit in the file header of the 145 // new file is clear. 146 // VerifyHeaderChecksum (FilePtr) 47 147 // The purpose of this function is to verify the file header 148 // sums to zero. See IntegrityCheck.Checksum.Header definition 149 // for details. 150 // VerifyFileChecksum (FilePtr) 151 // The purpose of this function is to verify the file integrity 152 // check. See IntegrityCheck.Checksum.File definition for details. 3.11 Traversal and Access to Files The Security (SEC), PEI, and early DXE code must be able to traverse the FFS and read and execute ?les before a write-enabled DXE FFS driver is initialized.

Because the FFS may have inconsistencies due to a previous power failure or other system failure, it is necessary to follow a set of rules to verify the validity of ?les prior to using them. It is not incumbent on SEC, PEI, or the early read-only DXE FFS services to make any attempt to recover or modify the ?le system. If any situation exists where execution cannot continue due to ?le system inconsistencies, a recovery boot is initiated.

There is one inconsistency that the SEC, PEI, and early DXE code can deal with without initiating a recovery boot. This condition is created by a power failure or other system failure that occurs during a ?le update on a previous boot. Such a failure will cause two ?les with the same ?le name GUID to exist within the ?rmware volume.

One of them will have the EFI\_FILE\_MARKED\_FOR\_UPDATE bit set in its State ?eld but will be otherwise a completely valid ?le. The other one may be in any state of construction up to and including EFI\_FILE\_DATA\_VALID. All ?les used prior to the initialization of the write-enabled DXE FFS driver must be screened with this test prior to their use.

If this condition is discovered, it is permissible to initiate a recovery boot and allow the recovery DXE to complete the update. The following pseudo code describes the method for determining which of these two ?les to use. The inconsistency is corrected during the write-enabled initialization of the DXE FFS driver.

1 // Screen files to ensure we get the right one in case 2 // of an inconsistency. 3
FFS\_FILE\_PTR EarlyFfsUpdateCheck(FFS\_FILE\_PTR \* FilePtr) { 4 FFS\_FILE\_PTR \* FilePtr2; 5 if
(VerifyHeaderChecksum (FilePtr) != TRUE) { 6 return (FALSE); 7 } 8 if (VerifyFileChecksum
(FilePtr) != TRUE) { 48 9 return (FALSE); 10 } 11 switch (GetFileState (Fv, FilePtr)) { 12 case
EFI\_FILE\_DATA\_VALID: 13 return (FilePtr); 14 break; 15 case
EFI\_FILE\_MARKED\_FOR\_UPDATE: 16 FilePtr2 = DuplicateFileExists (Fv, FilePtr, 17
EFI\_FILE\_DATA\_VALID); 18 if (FilePtr2 != NULL) { 19 if (VerifyHeaderChecksum (FilePtr) !=

TRUE) { 20 return (FALSE); 21 } 22 if (VerifyFileChecksum (FilePtr) != TRUE) { 23 return (FALSE); 24 } 25 return (FilePtr2); 26 } else { 27 return (FilePtr); 28 } 29 break; 30 } 31 } Note There is no check for duplicate ?les once a ?le in the EFI\_FILE\_DATA\_VALID state is located.

The condition where two ?les in a single ?rmware volume have the same ?le name GUID and are both in the EFI\_FILE\_DATA\_VALID state cannot occur if the creation and update rules that are de?ned in this speci?cation are followed. 3.12 File Integrity and State File corruption, regardless of the cause, must be detectable so that appropriate ?le system repair steps may be taken.

File corruption can come from several sources but generally falls into three categories: • General failure • Erase failure 49 • Write failure A general failure is de?ned to be apparently random corruption of the storage me- dia. This corruption can be caused by storage media design problems or storage media degradation, for example.

This type of failure can be as subtle as changing a single bit within the contents of a ?le. With good system design and reliable storage media, general failures should not happen. Even so, the FFS enables detection of this type of failure. An erase failure occurs when a block erase of ?rmware volume media is not com- pleted due to a power failure or other system failure.

While the erase operation is not de?ned, it is expected that most implementations of FFS that allow ?le write and delete operations will also implement a mechanism to reclaim deleted ?les and coalesce free space. If this operation is not completed correctly, the ?le system can be left in an inconsistent state. Similarly, a write failure occurs when a ?le system write is in progress and is not completed due to a power failure or other system failure.

This type of failure can leave the ?le system in an inconsistent state. All of these failures are detectable during FFS initialization, and, depending on the nature of the failure, many recovery strategies are possible. Careful sequencing of the State bits during normal ?le transitions is suf?cient to enable subsequent detection of write failures.

However, the State bits alone are not suf?cient to detect all occurrences of general and/or erase failures. These types of failures require additional support, which is enabled with the ?le header IntegrityCheck ?eld. For sample code that provides a method of FFS initialization that can detect FFS ?le corruption, regardless of the cause, see "File System Initialization" on Section 3.10. 50 4. System Management Mode (SMM) 4.1

Overview On IA-32 processors, System Management Mode (SMM) is a mode of operation which is distinct from the ?at model, protected mode operation of the DXE and PEI phases. It is de?ned as a real-mode environment with 32-bit data access and its activated in effect to an interrupt type or using the System Management Inter- rupt (SMI) pin. Note that SMM is OS-transparent mode of operation and is distinct operational mode and also it coexist within and OS runtime.

FIGURE 21: SMM Framework Architecture 4.2 System Management System Table (SMST) System Management System Table (SMST) is core mechanism of SMM handler to pass information and enabling activity. SMST table provides access to the SMST-based services, known as SMM Services. Driver can only use SMM services while executing within the SMM context. EFI\_SMM\_BASE\_PROTOCOL.GetSmstLocation() service used to discover the address of SMST. SMST is a set of capabilities exported for use by driver that is loaded into SMRAM.

It's akin to the EFI System Table, where it is a ?xed set of services and data, by design, and does not acknowledge to the extensibility of an EFI protocol interface. SMM infrastructure component of Framework provides SMST, which manages: 51 • Dispatching drivers in SMM • Allocations of SMRAM • Transitioning the framework into and out of the respective SMM of the pro- cessor 4.3 SMM and Available Services 4.3.1

SMM Services The model of SMM in the Framework will have constraints similar to those of EFI runtime drivers. Speci?cally, the dispatch of drivers in SMM will not be able to use core protocol services. There will be SMST-based services, called SMM Services, that the drivers can access using an SMM equivalent of the EFI System Table, but the core protocol services will not necessarily be available during runtime.

Instead, the full collection of EFI Boot Services and EFI Runtime Services are available only during the driver load or "constructor" phase. This constructor visibility is useful in that the SMM driver can leverage the rich set of EFI services to do the following: • Marshall interfaces to other EFI services. • Discover EFI protocols that are published by peer SMM drivers during their constructor phases.

This design makes the EFI protocol database useful to these drivers while outside of SMM and during their initial load within SMM. The SMST-based services that are available include the following: • A minimal, blocking variant of the device I/O protocol • A memory allocator from SMM memory These services are exposed by entries in the System Management System Table (SMST) 4.3.2

SMM Library (SMLib Services) Additional services in the SMM Library (SMLib) are

exposed as conventional EFI protocols that are located during the constructor phase of the SMM driver in SMM. For example, the status code equivalent in SMM is simply an EFI protocol whose interface references an SMM-based driver's service. Other SMM drivers locate this SMM-based status code and can use it during runtime to emit error or progress information. 52 4.4 SMM Drivers 4.4.1

Loading Drivers into SMM Driver loading modal into SMM is that the DXE SMM runtime driver contains a dependency expression that at least have the EFI\_SMM\_BASE\_PROTOCOL. This de- pendency is essential because the DXE runtime driver that is planned for SMM will use the EFI\_SMM\_BASE\_PROTOCOL to reload itself into SMM and re-execute its entry point in SMM. Also, other SMM-loaded protocols allowed to be situated in the dependency expression of a given SMM DXE runtime driver.

The principle of the DXE Dispatcher, verifying if the GUIDs for the protocols that are exist in the protocol database can then be used to identify if the driver can be loaded. Once loaded into SMM, the DXE SMM runtime driver can utilize a very minor set of services. While in its constructor entry point, the driver can use EFI Boot Services as it runs in the boot service space and SMM.

In this second entry point in SMM, the driver can do several things: • Register an interface in the conventional protocol database to name the SMM resident interfaces to future-loaded SMM drivers • Register with the SMM infrastructure code for a callback in effect to an SMI pin activation or an SMI based message from outside of SMM Code (i.e.

a boot service, runtime agent) After this constructor phase in SMM, the SMM driver should not depend upon any other boot services because the operational mode of execution can migrate away from these services (the ExitBootServices() call is asynchronous to calling the SMM infrastructure code). Several EFI Runtime Services can have the bulk of their processing shifted into SMM, and the runtime visible portion would simply be a proxy that uses the EFI\_SMM\_BASE\_PROTOCOL to callback into SMM to carry out the services.

Having a proxy allows for a model of sharing error handling code, such as ?ash access services, along with runtime code, such as the EFI Runtime Services GetVariable() or SetVariable(). 4.4.2 IA-32 SMM Drivers In SMM the IA-32 runtime drivers are not callable because of the SetVirtualAddress() action that is performed upon the image.

As such, code that needs to be accessible between SMM and EFI runtime needs to migrate into SMM. 53 4.4.3 Itanium® Processor Family SMM Drivers From Platform

Management Interrupt (PMI) the runtime drivers for the Itanium® processor family are callable as each is a variant of position-independent code (PIC) runtime driver. 4.5

SMM Protocols System Architecture of SMM broke in to below two parts: • SMM Base Protocol - published by a processor and its responsible for: – To initialize the state of processor – Registration of the handlers • SMM Access Protocol - interprets the speci?c enable and locking techniques that an IA-32 memory controller might support during execution in SMM. (Not needed for Itanium® processor family) 4.5.1

SMM Protocols for IA-32 Figure 22 shows the SMM protocols which are published for an IA-32 system. FIGURE 22: Protocols Published for IA-32 Systems 54 4.5.2 SMM Protocols for Itanium®-Based Systems Figure 23 shows the SMM protocols which are published for an Itanium®-Based system. FIGURE 23: Protocols Published for Itanium®-Based Systems 4.6 SMM Infrastructure Code and Dispatcher SMM Infrastructure Code centers within the SMM Dispatcher.

Role of SMM Dis- patcher is to hand over the control to the SMM handlers in an orderly manner. SMM Infrastructure Code assists to drive SMM to SMM communication. SMM handlers are PE32+ images that have and image type of EFI\_IMAGE\_SUBSYSTEM\_EFI\_RUNTIME\_DRIVER. 4.7 Initializing SMM Phase The SMM driver for the Framework is essentially a enrollment vehicle for dispatch- ing drivers in response to the: • System Management Interrupts for IA-32 • Platform Management Interrupts (PMIs) for Itanium® processor family 55 4.8

Relation of System Management RAM (SMRAM) to main memory Figure 24 shows relationship between SMRAM and main memory in IA-32. FIGURE 24: SMRAM relationship to main memory 4.9 Processor Execution Mode SMM is entered asynchronously to the main ?ow of program. SMM was originally designed to be clear to the OS and provides a transparent power management facil- ity.

Preboot agents are responsible to initiate alternate uses of SMM which are: • Workarounds for chipset errata • Error logging • Platform security A SMI can be entered by energizing either the SMI logic pin on the baseboard dedi- cated or using the local APIC. Itanium® architecture has no separated processor mode for the manageability interruption, but it supports Platform Management Interrupt (PMI), which is a mask- able interruption. Also, another way to enter PMI is using a message on local Streamlined Advanced Programmable Interrupt Controller (SAPIC).

This architecture describes a mechanism for loading modules of needful code that substantiate the functionality mentioned above. The instantiation of protocol that

enables the loading of handler images runs in normal boot-services memory. Only handler need to run in the SMRAM. 56 4.10 Access to Platform Resources As a policy outcome, execution of SMM handlers is logically precluded from ac- cessing traditional memory resources.

Hence, there is no ease binding technique through a call or trap interface to leverage services in the preempted, non-SMM state. Besides, SMM Services - the library of service, supports a subset of the core EFI services, i.e. memory allocation, device I/O protocol, and others. Also, SMM driver execution mode has the same structure as the EFI baseline - namely a components that runs in boot services mode and that can perhaps execute in runtime. Another mechanism occurs using an unregister event when ExitBootServices() is invoked. 57 5. Proposed Work In general to generate BIOS image (\*.rom ?le), compilation of XYZ.c

(source code) has to be done, this compilation not only involves compilation of DXE driver, PEI driver, EFI Application but also includes pre-processing checks, compression of raw ?les which takes huge amount of time depending on the system con?guration. Im- plementation of this project aids in reduction of this compilation time. 5.1

Stake holders The proposed work is applicable but not limited to below stake holders: • BIOS development team: main development group in contributing BIOS ?rmware, this is the only stake holder who are having access to the BIOS development environment and access to the source code of the complete BIOS ?rmware • Validation team: performs various validation on developed BIOS image • Automation team: brings various integration and validation automation to module(s) • Other Development team who wishes to ease the debugging process 5.2

Issues The Proposed work is capable of mitigating below issues: • Generation of BIOS image - includes compilation of whole source code • Time complexity - took enormous amount of time to generate the BIOS image • Accessing and modifying BIOS Setup Option(s) remotely • Firmware Flashing of BIOS remotely • Updating CPU microcode • Summarizing changes among BIOS image • Avoiding exposing the source code support for OEM to ?II their OEM informa- tion • Avoid setting of BIOS development platform for stake holders which are not meant to be the BIOS developer • Runtime BIOS Support for temporary UEFI variable creation 58 5.3 Requirements 5.3.1

Software Requirements • Visual C/C++ binaries • Python 3 • Visual Studio Code (IDE) • Memory Access Interface - supported mechanism to communicate over target memory 5.4 Development Process of Modules Framework development process is driven by implementation of independent mod- ules which can serve functionality and having

?exibility to integration to the frame- work. 5.5 Module: Setup Knob modi?cation 5.5.1

Processing Unsigned debug BIOS Before Releasing the BIOS ?rmware for public use, those are signed for security and integrity purpose, however the debug BIOS which are used Pre-release to test and verify all the functional features until all the requirements are met. Every SoC system which are under test known is SUT are con?gured in such a way that it supports debug BIOS.

The proposed framework is designed to simulate the process of SUT in terms of processing BIOS binary similar to SUT performs it after ?ashing BIOS ?rmware on SoC. Processing the debug BIOS can be classi?ed in to two ways: 1. Applying changes directly to the SUT 2. Applying changes on to the BIOS image At the high level the ?ow for both the above classi?cation remains the same but will be differentiated at the backend support.

An additional driver is attached with BIOS ?rmware to aid the framework to be able to apply changes directly to the SUT. 59 5.5.2 Additional Tech Stack Used Below are the listed technologies consumed in development of this module in addi- tion to the already speci?ed requirements in Section 5.3 • Tkinter • XML • JSON 5.5.3 Flow of the module Figure 25 describes the ?ow of setup knobs modi?cation on the System Under Test (SUT).

The iteration of the development could be reduce in two ways: 1. Processing Debug/Unsigned BIOS in section 5.5.1 2. Processing Firmware individually in section ?? 5.5.4 Screenshots of Module As a PoC for the framework, this section shows snapshots of the working module to mimic the setup options of BIOS, however as a simulation framework, it also provides quite more features which are not available in the actual BIOS due to memory limitation.

Figure 26 shows the prompt asked to user to select basic con?gurations before launching the module of framework. Con?gurations available to select are: • Working Mode (options to be selected as in ?gure 27) – online - to work on SUT and require to select valid access method for online mode from menu – offline - to work on BIOS binary • Access Method - selecting valid access method for working on SUT • Publish all? - Boolean options to decide whether to evaluate DEPEX or not.

Table 10 describes the interpretation of each button action on speci?c condition as remarks if applicable 60 FIGURE 25: Flow of Setup Knobs Modi?cation 61 FIGURE 26: Menu to Select initial con?guration for work FIGURE 27: Available work mode for the system: Online and Of?ine 5.5.5 Outcome of Module • The module is capable of cross

platform usage. • The module can work with all the platform binary and SUT.

• A communication bridge as a driver in BIOS ?rmware to aid the framework run directly on SUT is implemented. • Generic solution is provided for end-user while running any of the classi?ca- tion listed in 5.5.1. 62 TABLE 10: Interpretation of buttons on Virtual Setup Page GUI Button Interpretation Push Changes Apply changes to system if online mode else apply changes to 'bin' ?le View Changes View saved changes in new window Exit Exit the GUI Reload Reload the GUI Discard Changes Discard any change made, any value if mod- i?ed are restored to current value Load Defaults Restore to default values and revert any changes made • Simulating the information from system or binary image is provided as native GUI application. • Real time sync with simulation framework is supported. • Seamless Integration of any new features or modules in framework is made possible.

5.6 Module: Parsing Figure 28 represents the overview of the BIOS as a File system which is interpreted and parsed from the BIOS image. Detail architecture of the same is explained in Section 3. 5.6.1 Additional Tech Stack Used Below are the listed technologies consumed in development of this module in addi- tion to the already speci?ed requirements in Section 5.3 • Decompression binaries • XML • JSON 63 FIGURE 28: Overview of BIOS image as a File System 64 5.6.2

Flow of the module Figure 29 describes the ?ow of the Parsing module. The Initial part is performed by user who is responsible to select valid memory interface to work. Note that some memory interface are supported by the module which requires additional hardware and software setup which are considered to be the part of dependency of interface itself which is not in the scope of the module.

When User select valid Interface the module will determine whether user is on Target SUT or on the local BIOS image. If user is working on SUT with valid memory interface and privileges then BIOS image will be parsed from the memory. FIGURE 29: Flow of Parser As on both the cases BIOS Image is available to act on, the module will start the parsing of the BIOS image as interpretation described in Figure 28. It parses All the valid ?rmware volumes only till the end of BIOS image (skips the free space or ?rmware volumes with invalid signature and GUID).

Decompression of ?le system under the ?rmware volume if any is handled by the module too, for the decompres- sion of ?le system it uses the binary for decompression technique available to public i.e. Izma, tianocore, brotli etc. 5.6.3 Outcome of Module • Human Readable interpretation of BIOS image is provided. • Possible to debug the BIOS via setup knobs comparison. • Lookup of order of the module in BIOS image as readable

?le system is also possible.

• Veri?cation of integration of module via GUID can be done. • Extracting and storing ?le system or module of BIOS image by GUID • Summarizing changes of two BIOS image 65 5.7 Module: Runtime UEFI variable Creation Each variable in BIOS has a scope for each variable where Runtime support is one of the attribute, to simply state the run time variable one can interpret it as the variable which will be available during and after the completion boot ?ow (while OS is running).

Such a variable require special access mechanism, which is carried out by the System Management mode SMM described in Section 4.. Earlier Challenges are described as below: • Providing and maintaining native driver support from BIOS for creation of UEFI variable • Setting of Build environment for non-BIOS development team Note: As all the variable created at runtime the scope of such variable are limited to the ?ashing of the BIOS. i.e.

when BIOS is ?ashed/re-?ashed or updated, those variable won't be available on the SUT. 5.7.1 Additional Tech Stack Used Below are the listed technologies consumed in development of this module in addi- tion to the already speci?ed requirements in Section 5.3 • Flask • Ajax • jQuery • Javascript • HTML/CSS • XML • JSON 5.7.2 Flow of the module The Flow of the module is described in section 5.7.3

along with screenshots which is easier to interpret the ?ow chart in Figure 30. 66 FIGURE 30: Flow of Nvar Web GUI 5.7.3 Screenshots of Module Whenever the User launches the module the home page screen to select valid com- munication interface will appear as displayed in Figure 31. This is the crucial stage as if valid interface for communication is not selected one may not be able to use the functionality of the service.

After selection of valid Interface one may operate the desired options listed in navigation bar which are: Figure 32 lists the variable created under the current session which is to be applied Figure 33 displays form which allows user to create Variable, where user needs to specify the name of the variable with certain restriction of input ?eld.

To identify and lookup the Variable the GUID is required which is automatically generated by the module with required format, however if user wishes then they can modify the GUID. 67 FIGURE 31: Home Page to Create UEFI Variable TABLE 11: Navigation Bar Action Button Interpretation Create Variable Opens a form to create new Variable as in Figure 33 Display Created Variable lists out created variable as in Figure 32 Generate XML Generate XML from the stored session database as in Figure 40 Save XML Saves the generated XML on the storage de- vice Save to SUT Applies the Pending

changes action (Cre- ate/Delete/Modify) to the SUT View JSON View the stored session database in the json format as in Figure 41 68 FIGURE 32: Variables created or exists on SUT FIGURE 33: Create new UEFI Variable on SUT Figure 34 opens the list of the options if created and allows to edit their current val- ues too. However one can also add the new option to the Variable.

It allows user to create various types of options under the variable which are oneof type as in Figure 36, string type as in Figure 37, numeric type as in Figure 38 and the checkbox type which allows user to toggle the option value in as Boolean interpretation. Common ?elds for creating options including its name, type, description and size.

If user wants to change the value set for the variable created while creation of option as described in Figure 35 forms one can actually modify the value. The highlighted prompt in Figure 36 allows user to create the choices for the option where one of the multiple values to be selected as a result, By clicking Add Option 69 FIGURE 34: Options listed under Variable FIGURE 35: Edit the Existing Option Created under Variable SUT button user can create choices and under drop down menu besides Value, user can select default value to be selected for the option.

Option type string as in Figure 37 allows user to create a option which accepts minimum and maximum characters to be supported in the string as well as the default string value to be selected. To set the numeric input for the option, minimum and maximum value along with the default value to be set as in Figure 38 For the future use one can create a reserved space under the UEFI variable as in Figure 39 70 FIGURE 36: Create New Option(s) under Variable - Oneof Type FIGURE 37: Create New Option(s) under Variable - String Type Figure 40 shows the XML which is generated from the existing and newly created variables and options under it.

Figure 41 represents session data of existing and newly created data (if any) as json 5.7.4 Outcome of the module • Enables creation of UEFI variable from OS layer. 71 FIGURE 38: Create New Option(s) under Variable - Numeric Type FIGURE 39: Create Reserved Space for future use under Variable • Lifts headache of maintaining variable creation from BIOS development for individuals. 72 FIGURE 40: Generate XML SUT FIGURE 41: Generate XML SUT 73 6.

Future Scope of Work Few implementation modules of Section 5. are not well developed at production launch which a slight modi?cation and standard checks have to be performed to make the modules qualify for production level. Also as the release of production other stuff to be maintained is user guide, FAQs and other "how-to" articles to help out others to ease in using the framework.

Along with the enhancing of existing modules there will still be exercise to analyze existing system to explore more use cases which are taking a longer time for every build iteration for the system. Few of the possible use cases to study and decide the feasibility of implementation would be: • Development and testing of individual driver component rather than building the whole BIOS image • Al powered Search Engine to enhance the ?ndings of FAQs for relevant exist- ing queries and articles • Automating the initial BIOS Environment Setup • Platform independent easy installation setup for the framework Glossary ACPI Advanced Con?guration and Power Interface .

iii, v, viii, 1, 5, 6 BDS Boot Device Selection . vi, 20, 25 BIOS Basic Input Output System . iii, v, 1, 2, 5 CSME Converged Security and Mobility Engine . 61 DEPEX Dependency Expression . 25, 54 DXE Driver Execution Environment . vi, 20, 25, 30 EDK II Extensible Firmware Interface Developer Kit II . 18, 21 FFS Firmware File System . vi, 30, 31, 39 FV Firmware Volume . vi, 25, 30, 31 GOP Graphics Output Protocol .

v, 11, 14, 15 IFWI Integrated Firmware Image . 27, 28 IP Intellectual Property . iii, 52 OS Operating System . 1, 2 PCI Peripheral Component Interconnect . iii, 1 PCIe Peripheral Component Interconnect Express . v, 1, 8, 12 PEI Pre-EFI Initialization . vi, 20, 22, 23, 27, 30 PI Platform Initialization . vi, viii, 18, 20, 21, 30 PMI Platform Management Interrupt . 47, 50 PoC Proof of Concept .

54, 61 74 75 SAPIC Streamlined Advanced Programmable Interrupt Controller . 50 SEC Security . vi, 20, 21 SHA Secure Hash Algorithm . 52 SMI System Management Interrupt . 45, 50 SMM System Management Mode . vi, 45, 59 SMRAM System Management Random Access Memory . 50 SMST System Management System Table . vi, 45 SoC System on a Chip . iii, 1, 53 SUT System Under Test . 53, 54, 58 UEFI Uni?ed Extensible Firmware Interface .

v, vi, 1-5, 16, 18

## **INTERNET SOURCES:**

\_\_\_\_\_\_

<1% -

https://www.scribd.com/document/343222220/Dynamic-Graphics-and-Reporting-for-St atistics-pdf

<1% - https://in.linkedin.com/in/aakashvaswani97

<1% -

https://slidelegend.com/conference-proceedings-pdf-format-updated-8-august-icohtec\_59bdcd4d1723dd52e80f4608.html

<1% -

https://www.researchgate.net/profile/Parth\_Shah8/publication/278937384\_Automated\_S tock\_Market\_Trading\_System\_using\_Machine\_Learning/links/5587d16808aef58c03a05c0 3.pdf

<1% - https://vit.ac.in/sites/default/files/ProformaforsubmissionofMPhildissertation.pdf <1% -

https://c.mql5.com/forextsd/forum/224/Automated%20Stock%20Market%20Trading%20System%20using%20Machine%20Learning.pdf

<1% -

https://www.galgotiasuniversity.edu.in/b.tech-computer-science-engineering-specialization-in-data-Analytics.asp

- <1% https://in.linkedin.com/in/rat-it
- <1% https://in.linkedin.com/in/sapan-mankad-4815601a

<1% -

https://www.intel.co.jp/content/dam/altera-www/global/ja\_JP/pdfs/literature/rn/cv\_hps\_rn.pdf

<1% - https://www.toptenreviews.com/best-driver-update-software

<1% -

https://es.scribd.com/document/96578137/Mother-Board-INTEL-D945GNT-TechProdSpec

- <1% https://www.globalspec.com/Industrial-Directory/system\_on\_a\_chip\_%28soc%29
- <1% https://www.velvetjobs.com/resume/development-intern-resume-sample

<1% -

http://tudr.thapar.edu:8080/jspui/bitstream/10266/5057/1/801632024\_Manpreet\_CSED\_2018.pdf

<1% - https://www.ncbi.nlm.nih.gov/pmc/articles/PMC2889244/

<1% -

http://static6.arrow.com/aropdfconversion/678fa8a71a245a8053ab757cd4bc4d22dadbf 363/975950277507591399402353-ds.pdf

<1% - https://github.com/tianocore/tianocore.github.io/wiki/UEFI-EDKII-Learning-Dev <1% -

https://projekter.aau.dk/projekter/files/320572089/10012020\_Tarik\_Muhovic\_NDS\_Master\_Thesis.pdf

<1% -

https://www.microsemi.com/document-portal/doc\_download/134955-ac437-implement ing-pcie-reset-sequence-in-smartfusion2-and-igloo2-devices-libero-soc-v11-8-sp3-appl ication-note

<1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/3-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3-2-firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-storage-code-definitions/3--firmware-definitions/3--firmware-definitions/3--firmware-definitions/3--fi

are-storage-formats/3-2-4-firmware-file-section

<1% -

https://www.globalspec.com/reference/54254/203279/chapter-9-dxe-basics-foundation-dispatching-and-drivers

<1% -

http://www.lannerinc.com/phocadownload/software/SDK-page/NCA-6210/BIOS/NCA-6210%20BIOS%20User%20Manual%20V1.0.pdf

1% -

https://edk2-docs.gitbooks.io/edk-ii-build-specification/content/2\_design\_discussion/22 \_uefipi\_firmware\_images.html

- <1% https://www.slideshare.net/daniel\_bilar/smm-iiswc-preprint
- <1% https://www.intel.com/content/dam/doc/reference-guide/efi-smm-cis-v091.pdf
- <1% https://www.manualslib.com/manual/440979/Intel-Se7525gp2.html
- <1% https://www.intel.in/content/dam/doc/reference-guide/efi-smm-cis-v091.pdf
- <1% https://archive.org/stream/springer\_10.1007-b116432/10.1007-b116432\_djvu.txt
- <1% https://idoc.pub/documents/3236-1430zxrg924j
- <1% http://0x0atang.github.io/files/asplos19\_hix.pdf
- <1% https://www.sciencedirect.com/science/article/pii/S0167839620300042
- <1% -

https://www.intel.in/content/www/in/en/products/processors/xeon/scalable/bronze-processors/bronze-3106.html

- <1% http://iosrjournals.org/iosr-jvlsi/papers/vol7-issue4/Version-1/D0704012428.pdf
- <1% https://ldapwiki.com/wiki/Thunderbolt

<1% -

https://forums.sketchup.com/t/so-is-that-it-no-more-sketchup-for-me/41049?page=2

- <1% https://en.wikipedia.org/wiki/X86\_virtualization
- <1% https://forum-en.msi.com/index.php?topic=166111.0
- <1% https://www.mrcpl.org/upload/IntroToLinuxHandout.pdf
- <1% https://www.manualslib.com/manual/1022637/Puget-V565i.html

<1% -

https://ghodkenikhil.blogspot.com/2011/10/how-to-reset-bios-password-using-cmd.ht ml

<1% -

https://www.eventtracker.com/blog/2014/june/tracking-removable-storage-with-the-windows-security-log/

<1% - https://docs.oracle.com/cd/E19455-01/805-7228/6j6q7uep3/index.html

1% - https://cdrdv2.intel.com/v1/dl/getContent/600411

<1% -

http://www-pc.uni-regensburg.de/systemsw/win10/doc/Microsoft\_Press\_eBook\_Introducing\_Windows\_10\_Preview\_PDF.pdf

<1% -

https://www.scribd.com/document/427585393/CompTIA-Linux-Study-Guide-4th-Edition

<1% - https://commons.wikimedia.org/wiki/Category:Extensible\_Firmware\_Interface

<1% - https://www.tomshardware.com/reviews/intel-uefi-firmware,2486-2.html

<1% - https://content.indiainfoline.com/Newsletter/wkly818.html

<1% -

https://www.researchgate.net/publication/50268293\_Current\_Status\_of\_the\_Regulation\_for\_Medical\_Devices

<1% -

https://forums.tweaktown.com/gigabyte/41603-uefi-gigabyte-motherboards-3-print.ht ml

1% -

https://sites.google.com/site/uefiforth/bios/uefi/uefi/1\_introduction/1-1-uefi-driver-model-extensions

<1% -

https://uefi.org/sites/default/files/resources/UEFI\_Secure\_Boot\_in\_Modern\_Computer\_Security\_Solutions\_2019.pdf

<1% - http://www.usermanuals.org/it/manual/371524/asus-p5n32-e-sli.html

1% - https://www.kernel.org/doc/ols/2005/ols2005v1-pages-59-76.pdf

<1% - https://www.cnblogs.com/baiyw/p/3716490.html

2% - https://acpica.org/sites/acpica/files/acpica-reference\_18.doc

<1% - https://www.scribd.com/document/19214137/Linux-Linux-Symposium-Procv1

<1% - http://gauss.ececs.uc.edu/Courses/c4029/doc/acpica-reference.doc

<1% - https://acpica.org/sites/acpica/files/acpica-reference\_4.doc

<1% - https://quizlet.com/13315241/operating-systems-ch-2-flash-cards/

<1% - https://acpica.org/sites/acpica/files/acpica-reference\_16.doc

<1% - https://acpica.org/sites/acpica/files/acpica-reference\_17.doc

<1% -

https://www.researchgate.net/publication/269846019\_Architectural\_Leverage\_Putting\_Platforms\_in\_Context

<1% -

https://www.viavisolutions.com/en-us/guide-pcie-peripheral-component-interconnect-express

<1% -

http://www-01.ibm.com/common/ssi/cgi-bin/ssialias?infotype=AN&subtype=CA&htmlfid=649/ENUSE13-0005

<1% - https://en.m.wikipedia.org/wiki/10\_Gigabit\_Ethernet

<1% -

https://www.maximintegrated.com/en/design/reference-design-center/ref-circuits/4161. html

```
<1% - https://pcisig.com/specifications/pcix_20/
```

<1% - http://hvg.ece.concordia.ca/Publications/Conferences/06\_FMCAD%2706.pdf

<1% -

https://forums.macrumors.com/threads/why-pci-x-instead-of-pci-e-on-powermac-g5.11 1163/

<1% - https://en.wikipedia.org/wiki/PCI-X

<1% - https://www.ist-scampi.org/publications/deliverables/D0.1.pdf

<1% - https://www.nvidia.com/content/geforce-gtx/GTX\_760\_User\_Guide.pdf

1% - http://www.o3one.org/hwdocs/bios\_doc/pci\_bios\_21.pdf

<1% -

http://static6.arrow.com/aropdfconversion/8e490e6cdf38ad0cd7217882d872f597113a9f48/41399316101-ds.pdf

<1% -

https://docs.vmware.com/en/VMware-Workstation-Pro/15.0/com.vmware.ws.using.doc/GUID-064517C9-14D6-4C87-8D2C-2856EFAE88EB.html

<1% - https://github.com/safayetahmedatge/efitutorial

<1% -

https://downloads.dell.com/manuals/all-products/esuprt\_ser\_stor\_net/esuprt\_poweredge/poweredge-r710\_white%20papers2\_en-us.pdf

1% - https://www.ijraset.com/fileserve.php?FID=8243

<1% -

https://www.quora.com/Can-I-add-UEFI-boot-to-an-old-Win-XP-system-that-only-has-Legacy-BIOS

<1% -

https://electronics.stackexchange.com/questions/298580/confusion-about-host-bus-controller-and-host-bridge

<1% - https://www.manualslib.com/manual/935699/Supermicro-X10drl-Ct.html

<1% - https://sourceforge.net/p/gnu-efi/patches/48/

<1% - https://github.com/coreos/qemu/blob/master/docs/memory.txt

<1% -

https://downloads.dell.com/manuals/all-products/esuprt\_ser\_stor\_net/esuprt\_poweredge/poweredge-t710\_white%20papers1\_en-us.pdf

<1% - https://answersdrive.com/what-is-a-pci-bus-used-for-354345

<1% - https://patents.google.com/patent/US20120297099A1/en

<1% -

https://edk2-docs.gitbooks.io/edk-ii-uefi-driver-writer-s-guide/19\_usb\_driver\_design\_guidelines/191\_usb\_host\_controller\_driver/1913\_driver\_binding\_protocol\_stop.html

<1% - https://pciexpresssystem.blogspot.com/

<1% -

https://pci-ecards.blogspot.com/2012/04/pci-express-aggregate-throughput.html

```
<1% - https://www.mindshare.com/files/resources/MindShare_Intro_to_PCle.pdf 1% -
```

https://www.intel.com/content/dam/doc/guide/uefi-driver-graphics-controller-guide.pd f

<1% -

https://www.intel.com.br/content/dam/doc/guide/uefi-driver-graphics-controller-guide.pdf

<1% -

https://www.intel.cn/content/dam/doc/guide/uefi-driver-graphics-controller-guide.pdf <1% -

https://www.intel.com/content/dam/www/public/us/en/documents/guides/uefi-driver-hardware-devices-guide.pdf

<1% -

https://github.com/ZoranStojsavljevic/Video-BIOS-Table-parser-assembler/wiki/Video-BIOS-Table-(VBT)

- <1% http://www.ijraset.com/fileserve.php?FID=8243
- <1% https://erfur.github.io/down\_the\_rabbit\_hole\_pt1/
- <1% https://en.wikipedia.org/wiki/Unified\_Extensible\_Firmware\_Interface

<1% -

https://groups.google.com/d/topic/alt.comp.hardware.pc-homebuilt/j\_rHf5Fnxww

- <1% https://issuu.com/novidc/docs/idc\_technical\_journal\_-\_unknown
- <1% http://www.subnets.ru/books/juniper\_networks\_warrior.pdf
- <1% http://www.freepatentsonline.com/y2017/0168845.html
- <1% https://patents.google.com/patent/US7421620B2/en
- <1% https://bbs.archlinux.org/viewtopic.php?id=232197

<1% -

 $https://downloads.dell.com/manuals/all-products/esuprt\_ser\_stor\_net/esuprt\_poweredge-t410\_deployment\%20guide\_en-us.pdf$ 

<1% -

https://edk2-docs.gitbooks.io/edk-ii-build-specification/2\_design\_discussion/22\_uefipi\_firmware\_images.html

<1% -

https://developers.redhat.com/blog/2018/03/28/analyzing-binary-interface-changes-linux-kernel/

<1% -

http://download.microsoft.com/download/F/4/9/F49C6DE3-3BD1-405B-BA03-539EB58B57E8/SYS-T177.pptx

- <1% http://www.voidcn.com/article/p-ohkyycoi-xn.html
- <1% https://depletionmode.com/uefi-boot.html

<1% -

https://www.blackhat.com/docs/eu-14/materials/eu-14-Kovah-Analyzing-UEFI-BIOSes-From-Attacker-And-Defender-Viewpoints.pdf

<1% - https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6513122/

<1% - https://www.ijedr.org/papers/IJEDR1602222.pdf

<1% - https://www.xuebuyuan.com/1414350.html

<1% -

https://mafiadoc.com/beyond-bios-developing-with-the-unified-extensible-firmware-\_5 9f0339d1723dd05c8778003.html

<1% -

https://edk2-docs.gitbooks.io/edk-ii-build-specification/content/2\_design\_discussion/23 \_boot\_sequence.html

<1% - https://github.com/tianocore/tianocore.github.io/wiki/PI-Boot-Flow

<1% - https://www.manualslib.com/manual/1285831/Oracle-X5-4.html

<1% -

https://www.globalspec.com/reference/54268/203279/functional-visualization-of-csm

<1% - https://blog.akendo.eu/post/2019.06.10-securing-hardware-with-coreboot/

<1% - https://it-atnet.blogspot.com/2009/10/

1% -

https://edk2-docs.gitbooks.io/edk-ii-build-specification/content/2\_design\_discussion/25 \_generic\_build\_process.html

<1% -

https://www.maximintegrated.com/en/design/technical-documents/app-notes/7/7084.html

<1% -

https://pdfs.semanticscholar.org/cc5f/58ee490ff38322d4c37cb6d44df524d9cadc.pdf <1% -

https://stackoverflow.com/questions/15702355/what-is-the-difference-between-the-firmware-and-the-operating-system

<1% - https://web.stanford.edu/class/cs101/hardware-1.html

< 1% -

https://www.slideshare.net/spmaakash/cp7029-information-storage-management-notes <1% -

https://www.mssqltips.com/sqlservertip/2548/using-bit-columns-with-nulls-when-three-options-exist-in-sql-server/

<1% - https://docs.embeddedarm.com/TS-4800

<1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-1-firmware-storage-introduction/2-1-2-firmware-volumes

<1% -

http://docshare.tips/koroush-ghazi-xp-optimization\_5751ba24b6d87f8c1e8b59b7.html <1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-1-firmware-storage-introduction/2-1-4-firmware-files

<1% -

http://sphweb.bumc.bu.edu/otlt/MPH-Modules/BS/BS704\_Power/BS704\_Power\_print.ht ml

<1% -

https://github.com/tianocore/edk2/blob/master/MdeModulePkg/Core/Dxe/Dispatcher/Dispatcher.c

<1% -

https://github.com/Clover-EFI-Bootloader/clover/blob/master/OsxDxeCore/FwVolBlock/FwVolBlock.c

<1% -

http://polscie.weebly.com/uploads/2/6/5/0/26502314/political\_theory\_m\_p\_jain.doc <1% -

https://pt.scribd.com/document/79578803/Efi-Firmware-File-System-Specification 1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-1-firmware-storage-introduction/2-1-5-firmware-file-sections

<1% - https://verolog2019.ortec.com/pdf/VSC2019\_info.pdf

<1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-2-pi-architecture-firmware-file-system-format

<1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-1-firmware-storage-introduction/2-1-5-firmware-file-sections/2-1-5-1-firmware-file-section-types

<1% -

https://sites.google.com/site/uefiforth/bios/uefi/platform-initialization-pi-specification/volume-3-shared-architectural-elements/2-firmware-storage-design-discussion/2-2-pi-architecture-firmware-file-system-format/2-2-1-firmware-volume-format

<1% - https://arxiv.org/pdf/1709.00770.pdf

<1% -

https://community.rti.com/forum-topic/inter-operability-issues-btw-rti-and-opendds-due-align-8-bytes-issue

- <1% https://supportline.microfocus.com/Documentation/books/sx60/lhclan.htm
- <1% https://commoncriteria.github.io/pp/mobile-device/mobile-device.html
- <1% https://www.coreboot.org/images/d/d1/Openefi.pdf
- <1% https://www.geeksforgeeks.org/check-binary-tree-not-bst-duplicate-values/
- <1% https://github.com/facebook/react/blob/master/scripts/error-codes/codes.json
- <1% https://eur-lex.europa.eu/eli/reg/2016/1012/oj
- <1% -

https://www.scribd.com/document/79578803/Efi-Firmware-File-System-Specification <1% -

https://worldbuilding.stackexchange.com/questions/25524/creating-a-realistic-world-governments/25561

- <1% https://myoraclecatalog.blogspot.com/2011/04/oracle-interview-questions.html
- <1% https://wiki.ubuntu.com/X/Troubleshooting/BlankScreen
- <1% https://fengweiz.github.io/paper/zhang-dissertation.pdf

1% -

https://www.scribd.com/document/134914424/Intel-EFI-System-Management-Mode

- <1% https://www.lens.org/lens/patent/US\_5784291\_A/fulltext
- <1% http://esec-lab.sogeti.com/feeds/rss.xml
- <1% -

https://edk2-docs.gitbooks.io/edk-ii-module-writer-s-guide/content/8\_dxe\_drivers\_non-uefi\_drivers/810\_dxe\_smm\_driver.html

<1% -

https://news.saferbytes.it/analisi/2012/09/uefi-technology-say-hello-to-the-windows-8-bootkit/

<1% -

https://edk2-docs.gitbooks.io/edk-ii-uefi-driver-writer-s-guide/content/7\_driver\_entry\_point/77\_adding\_the\_exit\_boot\_services\_feature.html

<1% -

https://www.rivieramm.com/opinion/opinion/from-wind-to-lng-smm-and-gastech-point-to-the-future-23140

<1% - http://finkproject.org/doc/porting/shared.php?phpLang%3Dja

<1% -

https://mafiadoc.com/advanced-configuration-and-power-interface\_5c1bd682097c479a6b8b46d1.html

- <1% https://www.yoctoproject.org/docs/1.5/ref-manual/ref-manual.html
- <1% http://www.women.jo/DetailsPage/JNCW\_Ar/TendersAr.aspx?ID=3116

<1% -

https://www.blog.qualitypointtech.com/2010/01/software-testing-quiz-questions-and.ht ml

<1% -

https://www.researchgate.net/publication/327948197\_A\_machine\_learning\_approach\_to \_generate\_test\_oracles

- <1% https://www.tutorialspoint.com/jboss\_fuse/what\_is\_fuse.htm
- <1% https://www.schneier.com/blog/archives/2014/01/nsa\_exploit\_of.html
- <1% https://en.wikibooks.org/wiki/QBasic/Full\_Book\_View
- <1% -

https://studynotesunisa.co.za/wp-content/uploads/2019/01/Book-answer-summaries-1-10.docx

- <1% https://mediatum.ub.tum.de/doc/1205818/1205818.pdf
- <1% https://asia.evga.com/support/manuals/files/151-IB-E699.pdf
- <1% -

https://mafiadoc.com/cisco-ucs-c200-installation-and-service-guide\_59b716791723ddd cc6dafc9d.html

<1% -

https://prism.ucalgary.ca/bitstream/handle/11023/3315/ucalgary\_2016\_skrenes\_arsham.pdf;sequence=1

<1% - https://es.scribd.com/document/99886537/Cortex-a-Programming-Guide